1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
|
/*****************************************************************************
*
* Copyright (C) 2015 Atmel Corporation
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* * Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
*
* * Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in
* the documentation and/or other materials provided with the
* distribution.
*
* * Neither the name of the copyright holders nor the names of
* contributors may be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
****************************************************************************/
#ifndef _AVR_ATA5831_H_INCLUDED
#define _AVR_ATA5831_H_INCLUDED
#ifndef _AVR_IO_H_
# error "Include <avr/io.h> instead of this file."
#endif
#ifndef _AVR_IOXXX_H_
# define _AVR_IOXXX_H_ "ioa5831.h"
#else
# error "Attempt to include more than one <avr/ioXXX.h> file."
#endif
/* Registers and associated bit numbers */
#define PRR0 _SFR_IO8(0x01)
#define PRSPI 0
#define PRRXDC 1
#define PRTXDC 2
#define PRCRC 3
#define PRVM 4
#define PRCO 5
#define __AVR_HAVE_PRR0 ((1<<PRSPI)|(1<<PRRXDC)|(1<<PRTXDC)|(1<<PRCRC)|(1<<PRVM)|(1<<PRCO))
#define __AVR_HAVE_PRR0_PRSPI
#define __AVR_HAVE_PRR0_PRRXDC
#define __AVR_HAVE_PRR0_PRTXDC
#define __AVR_HAVE_PRR0_PRCRC
#define __AVR_HAVE_PRR0_PRVM
#define __AVR_HAVE_PRR0_PRCO
#define PRR1 _SFR_IO8(0x02)
#define PRT1 0
#define PRT2 1
#define PRT3 2
#define PRT4 3
#define PRT5 4
#define __AVR_HAVE_PRR1 ((1<<PRT1)|(1<<PRT2)|(1<<PRT3)|(1<<PRT4)|(1<<PRT5))
#define __AVR_HAVE_PRR1_PRT1
#define __AVR_HAVE_PRR1_PRT2
#define __AVR_HAVE_PRR1_PRT3
#define __AVR_HAVE_PRR1_PRT4
#define __AVR_HAVE_PRR1_PRT5
#define PRR2 _SFR_IO8(0x03)
#define PRXB 0
#define PRXA 1
#define PRSF 2
#define PRDF 3
#define PRIDS 4
#define PRRS 5
#define PRTM 6
#define PRSSM 7
#define __AVR_HAVE_PRR2 ((1<<PRXB)|(1<<PRXA)|(1<<PRSF)|(1<<PRDF)|(1<<PRIDS)|(1<<PRRS)|(1<<PRTM)|(1<<PRSSM))
#define __AVR_HAVE_PRR2_PRXB
#define __AVR_HAVE_PRR2_PRXA
#define __AVR_HAVE_PRR2_PRSF
#define __AVR_HAVE_PRR2_PRDF
#define __AVR_HAVE_PRR2_PRIDS
#define __AVR_HAVE_PRR2_PRRS
#define __AVR_HAVE_PRR2_PRTM
#define __AVR_HAVE_PRR2_PRSSM
#define RDPR _SFR_IO8(0x04)
#define PRPTB 0
#define PRPTA 1
#define PRFLT 2
#define PRTMP 3
#define APRPTB 4
#define APRPTA 5
#define ARDPRF 6
#define RDPRF 7
#define PINB _SFR_IO8(0x05)
#define PINB7 7
#define PINB6 6
#define PINB5 5
#define PINB4 4
#define PINB3 3
#define PINB2 2
#define PINB1 1
#define PINB0 0
#define DDRB _SFR_IO8(0x06)
#define DDRB7 7
// Inserted "DDB7" from "DDRB7" due to compatibility
#define DDB7 7
#define DDRB6 6
// Inserted "DDB6" from "DDRB6" due to compatibility
#define DDB6 6
#define DDRB5 5
// Inserted "DDB5" from "DDRB5" due to compatibility
#define DDB5 5
#define DDRB4 4
// Inserted "DDB4" from "DDRB4" due to compatibility
#define DDB4 4
#define DDRB3 3
// Inserted "DDB3" from "DDRB3" due to compatibility
#define DDB3 3
#define DDRB2 2
// Inserted "DDB2" from "DDRB2" due to compatibility
#define DDB2 2
#define DDRB1 1
// Inserted "DDB1" from "DDRB1" due to compatibility
#define DDB1 1
#define DDRB0 0
// Inserted "DDB0" from "DDRB0" due to compatibility
#define DDB0 0
#define PORTB _SFR_IO8(0x07)
#define PORTB7 7
#define PORTB6 6
#define PORTB5 5
#define PORTB4 4
#define PORTB3 3
#define PORTB2 2
#define PORTB1 1
#define PORTB0 0
#define PINC _SFR_IO8(0x08)
#define PINC5 5
#define PINC4 4
#define PINC3 3
#define PINC2 2
#define PINC1 1
#define PINC0 0
#define DDRC _SFR_IO8(0x09)
#define DDRC5 5
// Inserted "DDC5" from "DDRC5" due to compatibility
#define DDC5 5
#define DDRC4 4
// Inserted "DDC4" from "DDRC4" due to compatibility
#define DDC4 4
#define DDRC3 3
// Inserted "DDC3" from "DDRC3" due to compatibility
#define DDC3 3
#define DDRC2 2
// Inserted "DDC2" from "DDRC2" due to compatibility
#define DDC2 2
#define DDRC1 1
// Inserted "DDC1" from "DDRC1" due to compatibility
#define DDC1 1
#define DDRC0 0
// Inserted "DDC0" from "DDRC0" due to compatibility
#define DDC0 0
#define PORTC _SFR_IO8(0x0A)
#define PORTC5 5
#define PORTC4 4
#define PORTC3 3
#define PORTC2 2
#define PORTC1 1
#define PORTC0 0
#define FSCR _SFR_IO8(0x0B)
#define TXMOD 0
#define SFM 1
#define TXMS0 2
#define TXMS1 3
#define PAOER 4
#define PAON 7
/* Reserved [0x0C] */
#define RDSIFR _SFR_IO8(0x0D)
#define NBITA 0
#define NBITB 1
#define EOTA 2
#define EOTB 3
#define SOTA 4
#define SOTB 5
#define WCOA 6
#define WCOB 7
#define MCUCR _SFR_IO8(0x0E)
#define IVCE 0
#define IVSEL 1
#define SPIIO 2
#define ENPS 3
#define PUD 4
#define PB4HS 5
#define PB7LS 6
#define PB7HS 7
#define PCIFR _SFR_IO8(0x0F)
#define PCIF0 0
#define PCIF1 1
#define T0CR _SFR_IO8(0x10)
#define T0PS0 0
#define T0PS1 1
#define T0PS2 2
#define T0IE 3
#define T0PR 4
#define T1CR _SFR_IO8(0x11)
#define T1OTM 0
#define T1CTM 1
#define T1CRM 2
#define T1TOP 4
#define T1RES 5
#define T1TOS 6
#define T1ENA 7
#define T2CR _SFR_IO8(0x12)
#define T2OTM 0
#define T2CTM 1
#define T2CRM 2
#define T2TOP 4
#define T2RES 5
#define T2TOS 6
#define T2ENA 7
#define T3CR _SFR_IO8(0x13)
#define T3OTM 0
#define T3CTM 1
#define T3CRM 2
#define T3CPRM 3
#define T3TOP 4
#define T3RES 5
#define T3TOS 6
#define T3ENA 7
#define T4CR _SFR_IO8(0x14)
#define T4OTM 0
#define T4CTM 1
#define T4CRM 2
#define T4CPRM 3
#define T4TOP 4
#define T4RES 5
#define T4TOS 6
#define T4ENA 7
#define T1IFR _SFR_IO8(0x15)
#define T1OFF 0
#define T1COF 1
#define T2IFR _SFR_IO8(0x16)
#define T2OFF 0
#define T2COF 1
#define T3IFR _SFR_IO8(0x17)
#define T3OFF 0
#define T3COF 1
#define T3ICF 2
#define T4IFR _SFR_IO8(0x18)
#define T4OFF 0
#define T4COF 1
#define T4ICF 2
#define T5IFR _SFR_IO8(0x19)
#define T5OFF 0
#define T5COF 1
#define GPIOR0 _SFR_IO8(0x1A)
#define GPIOR3 _SFR_IO8(0x1B)
#define GPIOR4 _SFR_IO8(0x1C)
#define GPIOR5 _SFR_IO8(0x1D)
#define GPIOR6 _SFR_IO8(0x1E)
#define EECR _SFR_IO8(0x1F)
#define EERE 0
#define EEWE 1
#define EEMWE 2
#define EERIE 3
#define EEPM0 4
#define EEPM1 5
#define EEPAGE 6
#define NVMBSY 7
#define EEDR _SFR_IO8(0x20)
/* Combine EEARL and EEARH */
#define EEAR _SFR_IO16(0x21)
#define EEARL _SFR_IO8(0x21)
#define EEARH _SFR_IO8(0x22)
#define EEPR _SFR_IO8(0x23)
#define EEAP0 0
#define EEAP1 1
#define EEAP2 2
#define EEAP3 3
#define GPIOR1 _SFR_IO8(0x24)
#define GPIOR2 _SFR_IO8(0x25)
#define PCICR _SFR_IO8(0x26)
#define PCIE0 0
#define PCIE1 1
#define EIMSK _SFR_IO8(0x27)
#define INT0 0
#define INT1 1
#define EIFR _SFR_IO8(0x28)
#define INTF0 0
#define INTF1 1
#define CRCDIR _SFR_IO8(0x29)
#define VMCSR _SFR_IO8(0x2A)
#define VMLS0 0
#define VMLS1 1
#define VMLS2 2
#define VMLS3 3
#define VMIM 4
#define VMF 5
#define MCUSR _SFR_IO8(0x2B)
#define PORF 0
#define EXTRF 1
#define WDRF 3
#define SPCR _SFR_IO8(0x2C)
#define SPR0 0
#define SPR1 1
#define CPHA 2
#define CPOL 3
#define MSTR 4
#define DORD 5
#define SPE 6
#define SPIE 7
#define SPSR _SFR_IO8(0x2D)
#define SPI2X 0
#define RXIF 4
#define TXIF 5
#define SPIF 7
#define SPDR _SFR_IO8(0x2E)
#define T0IFR _SFR_IO8(0x2F)
#define T0F 0
/* Reserved [0x30] */
#define DWDR _SFR_IO8(0x31)
/* Reserved [0x32] */
#define RDCR _SFR_IO8(0x33)
#define RDPU 0
#define ADIVEN 1
#define RDEN 2
#define EOTSA _SFR_IO8(0x34)
#define CARFA 0
#define AMPFA 1
#define SYTFA 2
#define MANFA 3
#define TMOFA 4
#define TELRA 5
#define RRFA 6
#define EOTBF 7
#define EOTCA _SFR_IO8(0x35)
#define CARFEA 0
#define AMPFEA 1
#define SYTFEA 2
#define MANFEA 3
#define TMOFEA 4
#define TELREA 5
#define RRFEA 6
#define EOTBFE 7
#define EOTSB _SFR_IO8(0x36)
#define CARFB 0
#define AMPFB 1
#define SYTFB 2
#define MANFB 3
#define TMOFB 4
#define TELRB 5
#define RRFB 6
#define EOTAF 7
#define EOTCB _SFR_IO8(0x37)
#define CARFEB 0
#define AMPFEB 1
#define SYTFEB 2
#define MANFEB 3
#define TMOFEB 4
#define TELREB 5
#define RRFEB 6
#define EOTAFE 7
#define SMCR _SFR_IO8(0x38)
#define SE 0
#define SM0 1
#define SM1 2
#define SM2 3
#define CMCR _SFR_IO8(0x39)
#define CMM0 0
#define CMM1 1
#define CMM2 2
#define CCS 3
#define SRCD 4
#define CMONEN 6
#define CMCCE 7
#define CMIMR _SFR_IO8(0x3A)
#define ECIE 0
#define CLPR _SFR_IO8(0x3B)
#define CLKPS0 0
#define CLKPS1 1
#define CLKPS2 2
#define CLTPS0 3
#define CLTPS1 4
#define CLTPS2 5
#define CLPCE 7
#define SPMCSR _SFR_IO8(0x3C)
#define SELFPRGEN 0
#define PGERS 1
#define PGWRT 2
#define BLBSET 3
#define SPMIE 7
/* SP [0x3D..0x3E] */
/* SREG [0x3F] */
#define FSEN _SFR_MEM8(0x60)
#define SDPU 0
#define SDEN 1
#define GAEN 2
#define PEEN 3
#define ASEN 4
#define ANTT 5
#define FSFCR _SFR_MEM8(0x61)
#define BTSEL0 0
#define BTSEL1 1
#define ASDIV0 4
#define ASDIV1 5
#define ASDIV2 6
#define ASDIV3 7
/* Combine GACDIVL and GACDIVH */
#define GACDIV _SFR_MEM16(0x62)
#define GACDIVL _SFR_MEM8(0x62)
#define GACDIVH _SFR_MEM8(0x63)
#define FFREQ1L _SFR_MEM8(0x64)
#define FFREQ1M _SFR_MEM8(0x65)
#define FFREQ1H _SFR_MEM8(0x66)
#define FFREQ2L _SFR_MEM8(0x67)
#define FFREQ2M _SFR_MEM8(0x68)
#define FFREQ2H _SFR_MEM8(0x69)
/* Reserved [0x6A] */
#define EICRA _SFR_MEM8(0x6B)
#define ISC00 0
#define ISC01 1
#define ISC10 2
#define ISC11 3
#define PCMSK0 _SFR_MEM8(0x6C)
#define PCINT0 0
#define PCINT1 1
#define PCINT2 2
#define PCINT3 3
#define PCINT4 4
#define PCINT5 5
#define PCINT6 6
#define PCINT7 7
#define PCMSK1 _SFR_MEM8(0x6D)
#define PCINT8 0
#define PCINT9 1
#define PCINT10 2
#define PCINT11 3
#define PCINT12 4
#define PCINT13 5
#define WDTCR _SFR_MEM8(0x6E)
#define WDPS0 0
#define WDPS1 1
#define WDPS2 2
#define WDE 3
#define WDCE 4
#define T1CNT _SFR_MEM8(0x6F)
#define T1COR _SFR_MEM8(0x70)
#define T1MR _SFR_MEM8(0x71)
#define T1CS0 0
#define T1CS1 1
#define T1PS0 2
#define T1PS1 3
#define T1PS2 4
#define T1PS3 5
#define T1DC0 6
#define T1DC1 7
#define T1IMR _SFR_MEM8(0x72)
#define T1OIM 0
#define T1CIM 1
#define T2CNT _SFR_MEM8(0x73)
#define T2COR _SFR_MEM8(0x74)
#define T2MR _SFR_MEM8(0x75)
#define T2CS0 0
#define T2CS1 1
#define T2PS0 2
#define T2PS1 3
#define T2PS2 4
#define T2PS3 5
#define T2DC0 6
#define T2DC1 7
#define T2IMR _SFR_MEM8(0x76)
#define T2OIM 0
#define T2CIM 1
/* Combine T3CNTL and T3CNTH */
#define T3CNT _SFR_MEM16(0x77)
#define T3CNTL _SFR_MEM8(0x77)
#define T3CNTH _SFR_MEM8(0x78)
/* Combine T3CORL and T3CORH */
#define T3COR _SFR_MEM16(0x79)
#define T3CORL _SFR_MEM8(0x79)
#define T3CORH _SFR_MEM8(0x7A)
/* Combine T3ICRL and T3ICRH */
#define T3ICR _SFR_MEM16(0x7B)
#define T3ICRL _SFR_MEM8(0x7B)
#define T3ICRH _SFR_MEM8(0x7C)
#define T3MRA _SFR_MEM8(0x7D)
#define T3CS0 0
#define T3CS1 1
#define T3PS0 2
#define T3PS1 3
#define T3PS2 4
#define T3MRB _SFR_MEM8(0x7E)
#define T3SCE 1
#define T3CNC 2
#define T3CE0 3
#define T3CE1 4
#define T3ICS0 5
#define T3ICS1 6
#define T3ICS2 7
#define T3IMR _SFR_MEM8(0x7F)
#define T3OIM 0
#define T3CIM 1
#define T3CPIM 2
/* Combine T4CNTL and T4CNTH */
#define T4CNT _SFR_MEM16(0x80)
#define T4CNTL _SFR_MEM8(0x80)
#define T4CNTH _SFR_MEM8(0x81)
/* Combine T4CORL and T4CORH */
#define T4COR _SFR_MEM16(0x82)
#define T4CORL _SFR_MEM8(0x82)
#define T4CORH _SFR_MEM8(0x83)
/* Combine T4ICRL and T4ICRH */
#define T4ICR _SFR_MEM16(0x84)
#define T4ICRL _SFR_MEM8(0x84)
#define T4ICRH _SFR_MEM8(0x85)
#define T4MRA _SFR_MEM8(0x86)
#define T4CS0 0
#define T4CS1 1
#define T4PS0 2
#define T4PS1 3
#define T4PS2 4
#define T4MRB _SFR_MEM8(0x87)
#define T4SCE 1
#define T4CNC 2
#define T4CE0 3
#define T4CE1 4
#define T4ICS0 5
#define T4ICS1 6
#define T4ICS2 7
#define T4IMR _SFR_MEM8(0x88)
#define T4OIM 0
#define T4CIM 1
#define T4CPIM 2
/* Reserved [0x89] */
/* Combine T5OCRL and T5OCRH */
#define T5OCR _SFR_MEM16(0x8A)
#define T5OCRL _SFR_MEM8(0x8A)
#define T5OCRH _SFR_MEM8(0x8B)
#define T5CCR _SFR_MEM8(0x8C)
#define T5CS0 0
#define T5CS1 1
#define T5CS2 2
#define T5CTC 3
/* Combine T5CNTL and T5CNTH */
#define T5CNT _SFR_MEM16(0x8D)
#define T5CNTL _SFR_MEM8(0x8D)
#define T5CNTH _SFR_MEM8(0x8E)
#define T5IMR _SFR_MEM8(0x8F)
#define T5OIM 0
#define T5CIM 1
#define GTCCR _SFR_MEM8(0x90)
#define PSR10 0
#define TSM 7
#define SOTSB _SFR_MEM8(0x91)
#define CAROB 0
#define AMPOB 1
#define SYTOB 2
#define MANOB 3
#define WUPOB 4
#define SFIDOB 5
#define RROB 6
#define WCOAO 7
#define SOTSA _SFR_MEM8(0x92)
#define CAROA 0
#define AMPOA 1
#define SYTOA 2
#define MANOA 3
#define WUPOA 4
#define SFIDOA 5
#define RROA 6
#define WCOBO 7
#define SOTCB _SFR_MEM8(0x93)
#define CAROEB 0
#define AMPOEB 1
#define SYTOEB 2
#define MANOEB 3
#define WUPEB 4
#define SFIDEB 5
#define RROEB 6
#define WCOAOE 7
#define SOTCA _SFR_MEM8(0x94)
#define CAROEA 0
#define AMPOEA 1
#define SYTOEA 2
#define MANOEA 3
#define WUPEA 4
#define SFIDEA 5
#define RROEA 6
#define WCOBOE 7
#define TESRB _SFR_MEM8(0x95)
#define CRCOB 0
#define EOTLB0 1
#define EOTLB1 2
#define TESRA _SFR_MEM8(0x96)
#define CRCOA 0
#define EOTLA0 1
#define EOTLA1 2
/* Reserved [0x97] */
#define RDSIMR _SFR_MEM8(0x98)
#define NBITAM 0
#define NBITBM 1
#define EOTAM 2
#define EOTBM 3
#define SOTAM 4
#define SOTBM 5
#define WCOAM 6
#define WCOBM 7
#define RDOCR _SFR_MEM8(0x99)
#define TMDS0 1
#define TMDS1 2
#define ETRPA 3
#define ETRPB 4
#define RDSIDA 5
#define RDSIDB 6
/* Reserved [0x9A] */
#define TEMPL _SFR_MEM8(0x9B)
#define TEMPH _SFR_MEM8(0x9C)
#define SYCB _SFR_MEM8(0x9D)
#define SYCSB0 0
#define SYCSB1 1
#define SYCSB2 2
#define SYCSB3 3
#define SYTLB0 4
#define SYTLB1 5
#define SYTLB2 6
#define SYTLB3 7
#define SYCA _SFR_MEM8(0x9E)
#define SYCSA0 0
#define SYCSA1 1
#define SYCSA2 2
#define SYCSA3 3
#define SYTLA0 4
#define SYTLA1 5
#define SYTLA2 6
#define SYTLA3 7
#define RXFOB _SFR_MEM8(0x9F)
#define RXFOA _SFR_MEM8(0xA0)
#define DMMB _SFR_MEM8(0xA1)
#define DMATB0 0
#define DMATB1 1
#define DMATB2 2
#define DMATB3 3
#define DMATB4 4
#define DMPB 5
#define DMHB 6
#define DMNEB 7
#define DMMA _SFR_MEM8(0xA2)
#define DMATA0 0
#define DMATA1 1
#define DMATA2 2
#define DMATA3 3
#define DMATA4 4
#define DMPA 5
#define DMHA 6
#define DMNEA 7
#define DMCDB _SFR_MEM8(0xA3)
#define DMCLB0 0
#define DMCLB1 1
#define DMCLB2 2
#define DMCLB3 3
#define DMCLB4 4
#define DMCTB0 5
#define DMCTB1 6
#define DMCTB2 7
#define DMCDA _SFR_MEM8(0xA4)
#define DMCLA0 0
#define DMCLA1 1
#define DMCLA2 2
#define DMCLA3 3
#define DMCLA4 4
#define DMCTA0 5
#define DMCTA1 6
#define DMCTA2 7
#define DMCRB _SFR_MEM8(0xA5)
#define DMPGB0 0
#define DMPGB1 1
#define DMPGB2 2
#define DMPGB3 3
#define DMPGB4 4
#define SASKB 5
#define SY1TB 6
#define DMARB 7
#define DMCRA _SFR_MEM8(0xA6)
#define DMPGA0 0
#define DMPGA1 1
#define DMPGA2 2
#define DMPGA3 3
#define DMPGA4 4
#define SASKA 5
#define SY1TA 6
#define DMARA 7
#define DMDRB _SFR_MEM8(0xA7)
#define DMAB0 0
#define DMAB1 1
#define DMAB2 2
#define DMAB3 3
#define DMDNB0 4
#define DMDNB1 5
#define DMDNB2 6
#define DMDNB3 7
#define DMDRA _SFR_MEM8(0xA8)
#define DMAA0 0
#define DMAA1 1
#define DMAA2 2
#define DMAA3 3
#define DMDNA0 4
#define DMDNA1 5
#define DMDNA2 6
#define DMDNA3 7
#define CHCR _SFR_MEM8(0xA9)
#define BWM0 0
#define BWM1 1
#define BWM2 2
#define BWM3 3
#define CHDN _SFR_MEM8(0xAA)
#define BBDN0 0
#define BBDN1 1
#define BBDN2 2
#define BBDN3 3
#define BBDN4 4
#define ADCDN 5
#define SFIDCB _SFR_MEM8(0xAB)
#define SFIDTB0 0
#define SFIDTB1 1
#define SFIDTB2 2
#define SFIDTB3 3
#define SFIDTB4 4
#define SEMEB 7
#define SFIDLB _SFR_MEM8(0xAC)
#define SFIDLB0 0
#define SFIDLB1 1
#define SFIDLB2 2
#define SFIDLB3 3
#define SFIDLB4 4
#define SFIDLB5 5
#define WUPTB _SFR_MEM8(0xAD)
#define WUPTB0 0
#define WUPTB1 1
#define WUPTB2 2
#define WUPTB3 3
#define WUPTB4 4
#define WUPLB _SFR_MEM8(0xAE)
#define WUPLB0 0
#define WUPLB1 1
#define WUPLB2 2
#define WUPLB3 3
#define WUPLB4 4
#define WUPLB5 5
#define SFID1B _SFR_MEM8(0xAF)
#define SFID2B _SFR_MEM8(0xB0)
#define SFID3B _SFR_MEM8(0xB1)
#define SFID4B _SFR_MEM8(0xB2)
#define WUP1B _SFR_MEM8(0xB3)
#define WUP2B _SFR_MEM8(0xB4)
#define WUP3B _SFR_MEM8(0xB5)
#define WUP4B _SFR_MEM8(0xB6)
#define SFIDCA _SFR_MEM8(0xB7)
#define SFIDTA0 0
#define SFIDTA1 1
#define SFIDTA2 2
#define SFIDTA3 3
#define SFIDTA4 4
#define SEMEA 7
#define SFIDLA _SFR_MEM8(0xB8)
#define SFIDLA0 0
#define SFIDLA1 1
#define SFIDLA2 2
#define SFIDLA3 3
#define SFIDLA4 4
#define SFIDLA5 5
#define WUPTA _SFR_MEM8(0xB9)
#define WUPTA0 0
#define WUPTA1 1
#define WUPTA2 2
#define WUPTA3 3
#define WUPTA4 4
#define WUPLA _SFR_MEM8(0xBA)
#define WUPLA0 0
#define WUPLA1 1
#define WUPLA2 2
#define WUPLA3 3
#define WUPLA4 4
#define WUPLA5 5
#define SFID1A _SFR_MEM8(0xBB)
#define SFID2A _SFR_MEM8(0xBC)
#define SFID3A _SFR_MEM8(0xBD)
#define SFID4A _SFR_MEM8(0xBE)
#define WUP1A _SFR_MEM8(0xBF)
#define WUP2A _SFR_MEM8(0xC0)
#define WUP3A _SFR_MEM8(0xC1)
#define WUP4A _SFR_MEM8(0xC2)
#define CLKOD _SFR_MEM8(0xC3)
#define CLKOCR _SFR_MEM8(0xC4)
#define CLKOS0 0
#define CLKOS1 1
#define CLKOEN 2
#define XFUSE _SFR_MEM8(0xC5)
#define SRCCAL _SFR_MEM8(0xC6)
#define SRCCAL0 0
#define SRCCAL1 1
#define SRCCAL2 2
#define SRCCAL3 3
#define SRCCAL4 4
#define SRCCAL5 5
#define SRCTC0 6
#define SRCTC1 7
#define FRCCAL _SFR_MEM8(0xC7)
#define FRCCAL0 0
#define FRCCAL1 1
#define FRCCAL2 2
#define FRCCAL3 3
#define FRCCAL4 4
#define FRCTC 5
#define CMSR _SFR_MEM8(0xC8)
#define ECF 0
#define CMOCR _SFR_MEM8(0xC9)
#define FRCAO 0
#define SRCAO 1
#define FRCACT 2
#define SRCACT 3
#define SUPFR _SFR_MEM8(0xCA)
#define AVCCRF 0
#define AVCCLF 1
#define SUPCR _SFR_MEM8(0xCB)
#define AVCCRM 0
#define AVCCLM 1
#define PVEN 2
#define DVDIS 4
#define AVEN 5
#define AVDIC 6
#define SUPCA1 _SFR_MEM8(0xCC)
#define PV22 2
#define PVDIC 3
#define PVCAL0 4
#define PVCAL1 5
#define PVCAL2 6
#define PVCAL3 7
#define SUPCA2 _SFR_MEM8(0xCD)
#define BGCAL0 0
#define BGCAL1 1
#define BGCAL2 2
#define BGCAL3 3
#define SUPCA3 _SFR_MEM8(0xCE)
#define ACAL4 0
#define ACAL5 1
#define ACAL6 2
#define ACAL7 3
#define DCAL4 4
#define DCAL5 5
#define DCAL6 6
#define SUPCA4 _SFR_MEM8(0xCF)
#define ACAL0 0
#define ACAL1 1
#define ACAL2 2
#define ACAL3 3
#define DCAL0 4
#define DCAL1 5
#define DCAL2 6
#define DCAL3 7
#define CALRDY _SFR_MEM8(0xD0)
#define VMCAL _SFR_MEM8(0xD1)
#define VMCAL0 0
#define VMCAL1 1
#define VMCAL2 2
#define DFS _SFR_MEM8(0xD2)
#define DFFLRF 0
#define DFUFL 1
#define DFOFL 2
/* Combine DFTLL and DFTLH */
#define DFTL _SFR_MEM16(0xD3)
#define DFTLL _SFR_MEM8(0xD3)
#define DFTLH _SFR_MEM8(0xD4)
#define DFL _SFR_MEM8(0xD5)
#define DFFLS0 0
#define DFFLS1 1
#define DFFLS2 2
#define DFFLS3 3
#define DFFLS4 4
#define DFFLS5 5
#define DFCLR 7
#define DFWP _SFR_MEM8(0xD6)
#define DFWP0 0
#define DFWP1 1
#define DFWP2 2
#define DFWP3 3
#define DFWP4 4
#define DFWP5 5
#define DFRP _SFR_MEM8(0xD7)
#define DFRP0 0
#define DFRP1 1
#define DFRP2 2
#define DFRP3 3
#define DFRP4 4
#define DFRP5 5
#define DFD _SFR_MEM8(0xD8)
#define DFI _SFR_MEM8(0xD9)
#define DFFLIM 0
#define DFERIM 1
#define DFC _SFR_MEM8(0xDA)
#define DFFLC0 0
#define DFFLC1 1
#define DFFLC2 2
#define DFFLC3 3
#define DFFLC4 4
#define DFFLC5 5
#define DFDRA 7
#define SFS _SFR_MEM8(0xDB)
#define SFFLRF 0
#define SFUFL 1
#define SFOFL 2
#define SFL _SFR_MEM8(0xDC)
#define SFFLS0 0
#define SFFLS1 1
#define SFFLS2 2
#define SFFLS3 3
#define SFFLS4 4
#define SFCLR 7
#define SFWP _SFR_MEM8(0xDD)
#define SFWP0 0
#define SFWP1 1
#define SFWP2 2
#define SFWP3 3
#define SFWP4 4
#define SFRP _SFR_MEM8(0xDE)
#define SFRP0 0
#define SFRP1 1
#define SFRP2 2
#define SFRP3 3
#define SFRP4 4
#define SFD _SFR_MEM8(0xDF)
#define SFI _SFR_MEM8(0xE0)
#define SFFLIM 0
#define SFERIM 1
#define SFC _SFR_MEM8(0xE1)
#define SFFLC0 0
#define SFFLC1 1
#define SFFLC2 2
#define SFFLC3 3
#define SFFLC4 4
#define SFDRA 7
#define SSMCR _SFR_MEM8(0xE2)
#define SSMTX 0
#define SSMTM 1
#define SSMTGE 2
#define SSMTPE 3
#define SSMPVE 4
#define SSMTAE 5
#define SETRPA 6
#define SETRPB 7
#define SSMRCR _SFR_MEM8(0xE3)
#define SSMPA 0
#define SSMPB 1
#define SSMADA 2
#define SSMADB 3
#define SSMPVS 4
#define SSMIFA 5
#define SSMIDSE 6
#define SSMTMOE 7
#define SSMFBR _SFR_MEM8(0xE4)
#define SSMFID0 0
#define SSMFID1 1
#define SSMFID2 2
#define SSMDFDT 3
#define SSMHADT 4
#define SSMPLDT 5
#define SSMRR _SFR_MEM8(0xE5)
#define SSMR 0
#define SSMST 1
#define SSMSR _SFR_MEM8(0xE6)
#define SSMESM0 0
#define SSMESM1 1
#define SSMESM2 2
#define SSMESM3 3
#define SSMERR 7
#define SSMIFR _SFR_MEM8(0xE7)
#define SSMIF 0
#define SSMIMR _SFR_MEM8(0xE8)
#define SSMIM 0
#define MSMSTR _SFR_MEM8(0xE9)
#define SSMMST0 0
#define SSMMST1 1
#define SSMMST2 2
#define SSMMST3 3
#define SSMMST4 4
#define SSMSTR _SFR_MEM8(0xEA)
#define SSMSTA0 0
#define SSMSTA1 1
#define SSMSTA2 2
#define SSMSTA3 3
#define SSMSTA4 4
#define SSMSTA5 5
#define SSMXSR _SFR_MEM8(0xEB)
#define SSMSTB0 0
#define SSMSTB1 1
#define SSMSTB2 2
#define SSMSTB3 3
#define SSMSTB4 4
#define SSMSTB5 5
#define MSMCR1 _SFR_MEM8(0xEC)
#define MSMSM00 0
#define MSMSM01 1
#define MSMSM02 2
#define MSMSM03 3
#define MSMSM10 4
#define MSMSM11 5
#define MSMSM12 6
#define MSMSM13 7
#define MSMCR2 _SFR_MEM8(0xED)
#define MSMSM20 0
#define MSMSM21 1
#define MSMSM22 2
#define MSMSM23 3
#define MSMSM30 4
#define MSMSM31 5
#define MSMSM32 6
#define MSMSM33 7
#define MSMCR3 _SFR_MEM8(0xEE)
#define MSMSM40 0
#define MSMSM41 1
#define MSMSM42 2
#define MSMSM43 3
#define MSMSM50 4
#define MSMSM51 5
#define MSMSM52 6
#define MSMSM53 7
#define MSMCR4 _SFR_MEM8(0xEF)
#define MSMSM60 0
#define MSMSM61 1
#define MSMSM62 2
#define MSMSM63 3
#define MSMSM70 4
#define MSMSM71 5
#define MSMSM72 6
#define MSMSM73 7
#define GTCR _SFR_MEM8(0xF0)
#define RXTEHA 0
#define GAPMA 1
#define DARA 2
#define IWUPA 3
#define RXTEHB 4
#define GAPMB 5
#define DARB 6
#define IWUPB 7
#define SOTC1A _SFR_MEM8(0xF1)
#define CAROEA1 0
#define AMPOEA1 1
#define SYTOEA1 2
#define MANOEA1 3
#define WUPEA1 4
#define SFIDEA1 5
#define RROEA1 6
#define WCOBOE1 7
#define SOTC2A _SFR_MEM8(0xF2)
#define CAROEA2 0
#define AMPOEA2 1
#define SYTOEA2 2
#define MANOEA2 3
#define WUPEA2 4
#define SFIDEA2 5
#define RROEA2 6
#define WCOBOE2 7
#define SOTC1B _SFR_MEM8(0xF3)
#define CAROEB1 0
#define AMPOEB1 1
#define SYTOEB1 2
#define MANOEB1 3
#define WUPEB1 4
#define SFIDEB1 5
#define RROEB1 6
#define WCOAOE1 7
#define SOTC2B _SFR_MEM8(0xF4)
#define CAROEB2 0
#define AMPOEB2 1
#define SYTOEB2 2
#define MANOEB2 3
#define WUPEB2 4
#define SFIDEB2 5
#define RROEB2 6
#define WCOAOE2 7
#define EOTC1A _SFR_MEM8(0xF5)
#define CARFEA1 0
#define AMPFEA1 1
#define SYTFEA1 2
#define MANFEA1 3
#define TMOFEA1 4
#define TELREA1 5
#define RRFEA1 6
#define EOTBFE1 7
#define EOTC2A _SFR_MEM8(0xF6)
#define CARFEA2 0
#define AMPFEA2 1
#define SYTFEA2 2
#define MANFEA2 3
#define TMOFEA2 4
#define TELREA2 5
#define RRFEA2 6
#define EOTBFE2 7
#define EOTC3A _SFR_MEM8(0xF7)
#define CARFEA3 0
#define AMPFEA3 1
#define SYTFEA3 2
#define MANFEA3 3
#define TMOFEA3 4
#define TELREA3 5
#define RRFEA3 6
#define EOTBFE3 7
#define EOTC1B _SFR_MEM8(0xF8)
#define CARFEB1 0
#define AMPFEB1 1
#define SYTFEB1 2
#define MANFEB1 3
#define TMOFEB1 4
#define TELREB1 5
#define RRFEB1 6
#define EOTAFE1 7
#define EOTC2B _SFR_MEM8(0xF9)
#define CARFEB2 0
#define AMPFEB2 1
#define SYTFEB2 2
#define MANFEB2 3
#define TMOFEB2 4
#define TELREB2 5
#define RRFEB2 6
#define EOTAFE2 7
#define EOTC3B _SFR_MEM8(0xFA)
#define CARFEB3 0
#define AMPFEB3 1
#define SYTFEB3 2
#define MANFEB3 3
#define TMOFEB3 4
#define TELREB3 5
#define RRFEB3 6
#define EOTAFE3 7
#define WCOTOA _SFR_MEM8(0xFB)
#define WCOTOB _SFR_MEM8(0xFC)
#define SOTTOA _SFR_MEM8(0xFD)
#define SOTTOB _SFR_MEM8(0xFE)
#define SSMFCR _SFR_MEM8(0xFF)
#define SSMIDSO 0
#define SSMIDSF 1
#define FESR _SFR_MEM8(0x100)
#define LBSAT 0
#define HBSAT 1
#define XRDY 2
#define PLCK 3
#define ANTS 4
#define FEEN1 _SFR_MEM8(0x101)
#define PLEN 0
#define PLCAL 1
#define XTOEN 2
#define LNAEN 3
#define ADEN 4
#define ADCLK 5
#define PLSP1 6
#define ATEN 7
#define FEEN2 _SFR_MEM8(0x102)
#define SDRX 0
#define SDTX 1
#define PAEN 2
#define TMPM 3
#define PLPEN 4
#define XTPEN 5
#define CPBIA 6
#define FELNA _SFR_MEM8(0x103)
#define LBH0 0
#define LBH1 1
#define LBH2 2
#define LBH3 3
#define LBL0 4
#define LBL1 5
#define LBL2 6
#define LBL3 7
#define FEAT _SFR_MEM8(0x104)
#define ANTN0 0
#define ANTN1 1
#define ANTN2 2
#define ANTN3 3
#define FEPAC _SFR_MEM8(0x105)
#define FEVCT _SFR_MEM8(0x106)
#define FEVCT0 0
#define FEVCT1 1
#define FEVCT2 2
#define FEVCT3 3
#define FEBT _SFR_MEM8(0x107)
#define CTN20 0
#define CTN21 1
#define RTN20 2
#define RTN21 3
#define FEMS _SFR_MEM8(0x108)
#define PLLS0 0
#define PLLS1 1
#define PLLS2 2
#define PLLS3 3
#define PLLM0 4
#define PLLM1 5
#define PLLM2 6
#define PLLM3 7
#define FETN4 _SFR_MEM8(0x109)
#define CTN40 0
#define CTN41 1
#define CTN42 2
#define CTN43 3
#define RTN40 4
#define RTN41 5
#define RTN42 6
#define RTN43 7
#define FECR _SFR_MEM8(0x10A)
#define LBNHB 0
#define S4N3 1
#define ANDP 2
#define ADHS 3
#define PLCKG 4
#define ANPS 5
#define FEVCO _SFR_MEM8(0x10B)
#define CPCC0 0
#define CPCC1 1
#define CPCC2 2
#define CPCC3 3
#define VCOB0 4
#define VCOB1 5
#define VCOB2 6
#define VCOB3 7
#define FEALR _SFR_MEM8(0x10C)
#define RNGE0 0
#define RNGE1 1
#define FEANT _SFR_MEM8(0x10D)
#define LVLC0 0
#define LVLC1 1
#define LVLC2 2
#define LVLC3 3
#define FEBIA _SFR_MEM8(0x10E)
#define IFAEN 7
/* Reserved [0x10F..0x11F] */
#define TMFSM _SFR_MEM8(0x120)
#define TMSSM0 0
#define TMSSM1 1
#define TMSSM2 2
#define TMSSM3 3
#define TMMSM0 4
#define TMMSM1 5
#define TMMSM2 6
/* Combine TMCRL and TMCRH */
#define TMCR _SFR_MEM16(0x121)
#define TMCRL _SFR_MEM8(0x121)
#define TMCRH _SFR_MEM8(0x122)
#define TMCSB _SFR_MEM8(0x123)
/* Combine TMCIL and TMCIH */
#define TMCI _SFR_MEM16(0x124)
#define TMCIL _SFR_MEM8(0x124)
#define TMCIH _SFR_MEM8(0x125)
/* Combine TMCPL and TMCPH */
#define TMCP _SFR_MEM16(0x126)
#define TMCPL _SFR_MEM8(0x126)
#define TMCPH _SFR_MEM8(0x127)
#define TMSHR _SFR_MEM8(0x128)
/* Combine TMTLL and TMTLH */
#define TMTL _SFR_MEM16(0x129)
#define TMTLL _SFR_MEM8(0x129)
#define TMTLH _SFR_MEM8(0x12A)
#define TMSSC _SFR_MEM8(0x12B)
#define TMSSP0 0
#define TMSSP1 1
#define TMSSP2 2
#define TMSSP3 3
#define TMSSL0 4
#define TMSSL1 5
#define TMSSL2 6
#define TMSSH 7
#define TMSR _SFR_MEM8(0x12C)
#define TMTCF 0
#define TMCR2 _SFR_MEM8(0x12D)
#define TMCRCE 0
#define TMCRCL0 1
#define TMCRCL1 2
#define TMNRZE 3
#define TMPOL 4
#define TMSSE 5
#define TMMSB 6
#define TMCR1 _SFR_MEM8(0x12E)
#define TMPIS0 0
#define TMPIS1 1
#define TMPIS2 2
#define TMSCS 3
#define TMCIM 4
#define RXBC1 _SFR_MEM8(0x12F)
#define RXCEA 0
#define RXCBLA0 1
#define RXCBLA1 2
#define RXMSBA 3
#define RXCEB 4
#define RXCBLB0 5
#define RXCBLB1 6
#define RXMSBB 7
#define RXBC2 _SFR_MEM8(0x130)
#define RXBPB 0
#define RXBF 1
#define RXBCLR 2
#define RXTLLB _SFR_MEM8(0x131)
#define RXTLHB _SFR_MEM8(0x132)
#define RXTLHB0 0
#define RXTLHB1 1
#define RXTLHB2 2
#define RXTLHB3 3
#define RXCRLB _SFR_MEM8(0x133)
#define RXCRHB _SFR_MEM8(0x134)
#define RXCSBB _SFR_MEM8(0x135)
#define RXCILB _SFR_MEM8(0x136)
#define RXCIHB _SFR_MEM8(0x137)
#define RXCPLB _SFR_MEM8(0x138)
#define RXCPHB _SFR_MEM8(0x139)
#define RXDSB _SFR_MEM8(0x13A)
#define RXTLLA _SFR_MEM8(0x13B)
#define RXTLHA _SFR_MEM8(0x13C)
#define RXTLHA0 0
#define RXTLHA1 1
#define RXTLHA2 2
#define RXTLHA3 3
#define RXCRLA _SFR_MEM8(0x13D)
#define RXCRHA _SFR_MEM8(0x13E)
#define RXCSBA _SFR_MEM8(0x13F)
#define RXCILA _SFR_MEM8(0x140)
#define RXCIHA _SFR_MEM8(0x141)
#define RXCPLA _SFR_MEM8(0x142)
#define RXCPHA _SFR_MEM8(0x143)
#define RXDSA _SFR_MEM8(0x144)
#define CRCCR _SFR_MEM8(0x145)
#define CRCRS 0
#define REFLI 1
#define REFLO 2
#define CRCDOR _SFR_MEM8(0x146)
#define IDB0 _SFR_MEM8(0x147)
#define IDB1 _SFR_MEM8(0x148)
#define IDB2 _SFR_MEM8(0x149)
#define IDB3 _SFR_MEM8(0x14A)
#define IDC _SFR_MEM8(0x14B)
#define IDL0 0
#define IDL1 1
#define IDBO0 2
#define IDBO1 3
#define IDFIM 5
#define IDCLR 6
#define IDCE 7
#define IDS _SFR_MEM8(0x14C)
#define IDOK 0
#define IDFULL 1
#define RSSAV _SFR_MEM8(0x14D)
#define RSSPK _SFR_MEM8(0x14E)
#define RSSL _SFR_MEM8(0x14F)
#define RSSH _SFR_MEM8(0x150)
#define RSSC _SFR_MEM8(0x151)
#define RSUP0 0
#define RSUP1 1
#define RSUP2 2
#define RSUP3 3
#define RSWLH 4
#define RSHRX 5
#define RSPKF 6
#define DBCR _SFR_MEM8(0x152)
#define DBMD 0
#define DBCS 1
#define DBTMS 2
#define DBHA 3
#define DBTC _SFR_MEM8(0x153)
#define DBENB _SFR_MEM8(0x154)
#define DBENC _SFR_MEM8(0x155)
#define DBGSW _SFR_MEM8(0x156)
#define DBGGS0 0
#define DBGGS1 1
#define DBGGS2 2
#define DBGGS3 3
#define CPBFOS0 4
#define CPBFOS1 5
#define CPBF 6
#define DBGSE 7
#define SFFR _SFR_MEM8(0x157)
#define RFL0 0
#define RFL1 1
#define RFL2 2
#define RFC 3
#define TFL0 4
#define TFL1 5
#define TFL2 6
#define TFC 7
#define SFIR _SFR_MEM8(0x158)
#define RIL0 0
#define RIL1 1
#define RIL2 2
#define SRIE 3
#define TIL0 4
#define TIL1 5
#define TIL2 6
#define STIE 7
#define EECR2 _SFR_MEM8(0x159)
#define EEBRE 0
#define PGMST _SFR_MEM8(0x15A)
#define PGMSYN0 0
#define PGMSYN1 1
#define PGMSYN2 2
#define PGMSYN3 3
#define PGMSYN4 4
#define EEST _SFR_MEM8(0x15B)
#define EESYN0 0
#define EESYN1 1
#define EESYN2 2
#define EESYN3 3
#define RSIFG _SFR_MEM8(0x15C)
#define RSLDV _SFR_MEM8(0x15D)
#define RSHDV _SFR_MEM8(0x15E)
#define RSCOM _SFR_MEM8(0x15F)
#define RSDC 0
#define RSIFC 1
/* Values and associated defines */
#define SLEEP_MODE_IDLE (0x00<<1)
#define SLEEP_MODE_EXT_PWR_SAVE (0x01<<1)
#define SLEEP_MODE_PWR_DOWN (0x02<<1)
#define SLEEP_MODE_PWR_SAVE (0x03<<1)
/* Interrupt vectors */
/* Vector 0 is the reset vector */
/* External Interrupt Request 0 */
#define INT0_vect _VECTOR(1)
#define INT0_vect_num 1
/* External Interrupt Request 1 */
#define INT1_vect _VECTOR(2)
#define INT1_vect_num 2
/* Pin Change Interrupt Request 0 */
#define PCI0_vect _VECTOR(3)
#define PCI0_vect_num 3
/* Pin Change Interrupt Request 1 */
#define PCI1_vect _VECTOR(4)
#define PCI1_vect_num 4
/* Voltage Monitoring Interrupt */
#define VMON_vect _VECTOR(5)
#define VMON_vect_num 5
/* AVCC Reset Interrupt */
#define AVCCR_vect _VECTOR(6)
#define AVCCR_vect_num 6
/* AVCC Low Interrupt */
#define AVCCL_vect _VECTOR(7)
#define AVCCL_vect_num 7
/* Timer 0 Interval Interrupt */
#define T0INT_vect _VECTOR(8)
#define T0INT_vect_num 8
/* Timer/Counter1 Compare Match Interrupt */
#define T1COMP_vect _VECTOR(9)
#define T1COMP_vect_num 9
/* Timer/Counter1 Overflow Interrupt */
#define T1OVF_vect _VECTOR(10)
#define T1OVF_vect_num 10
/* Timer/Counter2 Compare Match Interrupt */
#define T2COMP_vect _VECTOR(11)
#define T2COMP_vect_num 11
/* Timer/Counter2 Overflow Interrupt */
#define T2OVF_vect _VECTOR(12)
#define T2OVF_vect_num 12
/* Timer/Counter3 Capture Event Interrupt */
#define T3CAP_vect _VECTOR(13)
#define T3CAP_vect_num 13
/* Timer/Counter3 Compare Match Interrupt */
#define T3COMP_vect _VECTOR(14)
#define T3COMP_vect_num 14
/* Timer/Counter3 Overflow Interrupt */
#define T3OVF_vect _VECTOR(15)
#define T3OVF_vect_num 15
/* Timer/Counter4 Capture Event Interrupt */
#define T4CAP_vect _VECTOR(16)
#define T4CAP_vect_num 16
/* Timer/Counter4 Compare Match Interrupt */
#define T4COMP_vect _VECTOR(17)
#define T4COMP_vect_num 17
/* Timer/Counter4 Overflow Interrupt */
#define T4OVF_vect _VECTOR(18)
#define T4OVF_vect_num 18
/* Timer/Counter5 Compare Match Interrupt */
#define T5COMP_vect _VECTOR(19)
#define T5COMP_vect_num 19
/* Timer/Counter5 Overflow Interrupt */
#define T5OVF_vect _VECTOR(20)
#define T5OVF_vect_num 20
/* SPI Serial Transfer Complete Interrupt */
#define SPI_vect _VECTOR(21)
#define SPI_vect_num 21
/* SPI Rx Buffer Interrupt */
#define SRX_FIFO_vect _VECTOR(22)
#define SRX_FIFO_vect_num 22
/* SPI Tx Buffer Interrupt */
#define STX_FIFO_vect _VECTOR(23)
#define STX_FIFO_vect_num 23
/* Sequencer State Machine Interrupt */
#define SSM_vect _VECTOR(24)
#define SSM_vect_num 24
/* Data FIFO fill level reached Interrupt */
#define DFFLR_vect _VECTOR(25)
#define DFFLR_vect_num 25
/* Data FIFO overflow or underflow error Interrupt */
#define DFOUE_vect _VECTOR(26)
#define DFOUE_vect_num 26
/* RSSI/Preamble FIFO fill level reached Interrupt */
#define SFFLR_vect _VECTOR(27)
#define SFFLR_vect_num 27
/* RSSI/Preamble FIFO overflow or underflow error Interrupt */
#define SFOUE_vect _VECTOR(28)
#define SFOUE_vect_num 28
/* Tx Modulator Telegram Finish Interrupt */
#define TMTCF_vect _VECTOR(29)
#define TMTCF_vect_num 29
/* UHF receiver wake up ok on Rx path B */
#define UHF_WCOB_vect _VECTOR(30)
#define UHF_WCOB_vect_num 30
/* UHF receiver wake up ok on Rx path A */
#define UHF_WCOA_vect _VECTOR(31)
#define UHF_WCOA_vect_num 31
/* UHF receiver start of telegram ok on Rx path B */
#define UHF_SOTB_vect _VECTOR(32)
#define UHF_SOTB_vect_num 32
/* UHF receiver start of telegram ok on Rx path A */
#define UHF_SOTA_vect _VECTOR(33)
#define UHF_SOTA_vect_num 33
/* UHF receiver end of telegram on Rx path B */
#define UHF_EOTB_vect _VECTOR(34)
#define UHF_EOTB_vect_num 34
/* UHF receiver end of telegram on Rx path A */
#define UHF_EOTA_vect _VECTOR(35)
#define UHF_EOTA_vect_num 35
/* UHF receiver new bit on Rx path B */
#define UHF_NBITB_vect _VECTOR(36)
#define UHF_NBITB_vect_num 36
/* UHF receiver new bit on Rx path A */
#define UHF_NBITA_vect _VECTOR(37)
#define UHF_NBITA_vect_num 37
/* External input Clock monitoring Interrupt */
#define EXCM_vect _VECTOR(38)
#define EXCM_vect_num 38
/* EEPROM Ready Interrupt */
#define ERDY_vect _VECTOR(39)
#define ERDY_vect_num 39
/* Store Program Memory Ready */
#define SPMR_vect _VECTOR(40)
#define SPMR_vect_num 40
/* IDSCAN Full Interrupt */
#define IDFULL_vect _VECTOR(41)
#define IDFULL_vect_num 41
#define _VECTORS_SIZE 168
/* Constants */
#define SPM_PAGESIZE 64
#define FLASHSTART 0x8000
#define FLASHEND 0xCFFF
#define RAMSTART 0x0200
#define RAMSIZE 1024
#define RAMEND 0x05FF
#define E2START 0
#define E2SIZE 1152
#define E2PAGESIZE 16
#define E2END 0x047F
#define XRAMEND RAMEND
/* Fuses */
#define FUSE_MEMORY_SIZE 1
/* Fuse Byte */
#define FUSE_EXTCLKEN (unsigned char)~_BV(0)
#define FUSE_RSTDISBL (unsigned char)~_BV(1)
#define FUSE_BOOTRST (unsigned char)~_BV(2)
#define FUSE_EESAVE (unsigned char)~_BV(3)
#define FUSE_WDTON (unsigned char)~_BV(4)
#define FUSE_SPIEN (unsigned char)~_BV(5)
#define FUSE_DWEN (unsigned char)~_BV(6)
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
#define LFUSE_DEFAULT (FUSE_SPIEN)
/* Lock Bits */
#define __LOCK_BITS_EXIST
/* Signature */
#define SIGNATURE_0 0x1E
#define SIGNATURE_1 0x95
#define SIGNATURE_2 0x61
#endif /* #ifdef _AVR_ATA5831_H_INCLUDED */
|