1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
|
#as: -mevexrcig=rz
#objdump: -dw
#name: x86_64 AVX512ER rcig insns
#source: x86-64-avx512er-rcig.s
.*: +file format .*
Disassembly of section \.text:
0+ <_start>:
[ ]*[a-f0-9]+:[ ]*62 02 7d 78 c8 f5[ ]*vexp2ps \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 fd 78 c8 f5[ ]*vexp2pd \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 7d 78 ca f5[ ]*vrcp28ps \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 fd 78 ca f5[ ]*vrcp28pd \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 15 70 cb f4[ ]*vrcp28ss \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 95 70 cb f4[ ]*vrcp28sd \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 7d 78 cc f5[ ]*vrsqrt28ps \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 fd 78 cc f5[ ]*vrsqrt28pd \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 15 70 cd f4[ ]*vrsqrt28ss \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 95 70 cd f4[ ]*vrsqrt28sd \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 7d 78 c8 f5[ ]*vexp2ps \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 fd 78 c8 f5[ ]*vexp2pd \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 7d 78 ca f5[ ]*vrcp28ps \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 fd 78 ca f5[ ]*vrcp28pd \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 15 70 cb f4[ ]*vrcp28ss \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 95 70 cb f4[ ]*vrcp28sd \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 7d 78 cc f5[ ]*vrsqrt28ps \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 fd 78 cc f5[ ]*vrsqrt28pd \{sae\},%zmm29,%zmm30
[ ]*[a-f0-9]+:[ ]*62 02 15 70 cd f4[ ]*vrsqrt28ss \{sae\},%xmm28,%xmm29,%xmm30
[ ]*[a-f0-9]+:[ ]*62 02 95 70 cd f4[ ]*vrsqrt28sd \{sae\},%xmm28,%xmm29,%xmm30
#pass
|