1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
|
//
// vr4300/decoder.c: VR4300 decoder.
//
// CEN64: Cycle-Accurate Nintendo 64 Emulator.
// Copyright (C) 2015, Tyler J. Stachecki.
//
// This file is subject to the terms and conditions defined in
// 'LICENSE', which is part of this source code package.
//
#define VR4300_BUILD_OP(op, func, flags) \
(VR4300_OPCODE_##op), (flags)
#include "common.h"
#include "vr4300/decoder.h"
#include "vr4300/opcodes.h"
#include "vr4300/opcodes_priv.h"
// ============================================================================
// Escaped opcode table: Special.
//
// 31---------26------------------------------------------5--------0
// | SPECIAL/6 | | FMT/6 |
// ------6----------------------------------------------------6-----
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 000 | SLL | | SRL | SRA | SLLV | | SRLV | SRAV |
// 001 | JR | JALR | | |SYSCALL| BREAK | | SYNC |
// 010 | MFHI | MTHI | MFLO | MTLO | DSLLV | | DSRLV | DSRAV |
// 011 | MULT | MULTU | DIV | DIVU | DMULT | DMULTU| DDIV | DDIVU |
// 100 | ADD | ADDU | SUB | SUBU | AND | OR | XOR | NOR |
// 101 | | | SLT | SLTU | DADD | DADDU | DSUB | DSUBU |
// 110 | TGE | TGEU | TLT | TLTU | TEQ | | TNE | |
// 111 | DSLL | | DSRL | DSRA |DSLL32 | |DSRL32 |DSRA32 |
// |-------|-------|-------|-------|-------|-------|-------|-------|
//
// ============================================================================
cen64_align(static const struct vr4300_opcode
vr4300_opcode_table[], CACHE_LINE_SIZE) = {
{SLL}, {INVALID}, {SRL}, {SRA},
{SLLV}, {INVALID}, {SRLV}, {SRAV},
{JR}, {JALR}, {INVALID}, {INVALID},
{SYSCALL}, {BREAK}, {INVALID}, {SYNC},
{MFHI}, {MTHI}, {MFLO}, {MTLO},
{DSLLV}, {INVALID}, {DSRLV}, {DSRAV},
{MULT}, {MULTU}, {DIV}, {DIVU},
{DMULT}, {DMULTU}, {DDIV}, {DDIVU},
{ADD}, {ADDU}, {SUB}, {SUBU},
{AND}, {OR}, {XOR}, {NOR},
{INVALID}, {INVALID}, {SLT}, {SLTU},
{DADD}, {DADDU}, {DSUB}, {DSUBU},
{TGE}, {TGEU}, {TLT}, {TLTU},
{TEQ}, {INVALID}, {TNE}, {INVALID},
{DSLL}, {INVALID}, {DSRL}, {DSRA},
{DSLL32}, {INVALID}, {DSRL32}, {DSRA32},
// ============================================================================
// Escaped opcode table: RegImm.
//
// 31---------26----------20-------16------------------------------0
// | = REGIMM | | FMT/5 | |
// ------6---------------------5------------------------------------
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 00 | BLTZ | BGEZ | BLTZL | BGEZL | | | | |
// 01 | TGEI | TGEIU | TLTI | TLTIU | TEQI | | TNEI | |
// 10 | BLTZAL| BGEZAL|BLTZALL|BGEZALL| | | | |
// 11 | | | | | | | | |
// |-------|-------|-------|-------|-------|-------|-------|-------|
//
// ============================================================================
{BLTZ}, {BGEZ}, {BLTZL}, {BGEZL},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{TGEI}, {TGEIU}, {TLTI}, {TLTIU},
{TEQI}, {INVALID}, {TNEI}, {INVALID},
{BLTZAL}, {BGEZAL}, {BLTZALL}, {BGEZALL},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
// ============================================================================
// Escaped opcode table: COP0/1.
//
// 31--------26-25--24-----21--------------------------------------0
// | COP0/6 | 0 | FMT/4 | |
// ------6-------1------4------------------------------------------0
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 00 | MFC0 | DMFC0 | CFC0 | --- | MTC0 | DMTC0 | CTC0 | --- |
// 01 | BC0 | --- | --- | --- | --- | --- | --- | --- |
// 10 | TLB | --- | --- | --- | --- | --- | --- | --- |
// 11 | --- | --- | --- | --- | --- | --- | --- | --- |
// |-------|-------|-------|-------|-------|-------|-------|-------|
// ============================================================================
{MFC0}, {DMFC0}, {CFC0}, {INVALID},
{MTC0}, {DMTC0}, {CTC0}, {INVALID},
{BC0}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
// ============================================================================
// Escaped opcode table: COP0/2.
//
// 31--------26-25 -24-----------------------------------5---------0
// | COP0/6 | 1 | | FMT/6 |
// ------6-------1--------------------------------------------6-----
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 000 | --- | TLBR | TLBWI | --- | --- | --- | TLBWR | --- |
// 001 | TLBP | --- | --- | --- | --- | --- | --- | --- |
// 010 | --- | --- | --- | --- | --- | --- | --- | --- |
// 011 | ERET | --- | --- | --- | --- | --- | --- | --- |
// 100 | --- | --- | --- | --- | --- | --- | --- | --- |
// 101 | --- | --- | --- | --- | --- | --- | --- | --- |
// 110 | --- | --- | --- | --- | --- | --- | --- | --- |
// 111 | --- | --- | --- | --- | --- | --- | --- | --- |
// |-------|-------|-------|-------|-------|-------|-------|-------|
// ========================================================================= */
{INVALID}, {TLBR}, {TLBWI}, {INVALID},
{INVALID}, {INVALID}, {TLBWR}, {INVALID},
{TLBP}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{ERET}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
// ============================================================================
// Escaped opcode table: COP1/1.
//
// 31--------26-25------21 ----------------------------------------0
// | COP1/6 | FMT/5 | |
// ------6----------5-----------------------------------------------
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 00 | MFC1 | DMFC1 | CFC1 | --- | MTC1 | DMTC1 | CTC1 | --- |
// 01 | BC1 | --- | --- | --- | --- | --- | --- | --- |
// 10 | FPUS | FPUD | --- | --- | FPUW | FPUL | --- | --- |
// 11 | --- | --- | --- | --- | --- | --- | --- | --- |
// |-------|-------|-------|-------|-------|-------|-------|-------|
// ============================================================================
{MFC1}, {DMFC1}, {CFC1}, {INVALID},
{MTC1}, {DMTC1}, {CTC1}, {INVALID},
{BC1}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
// ============================================================================
// Escaped opcode table: COP1/2.
//
// 31--------26-25 -24-----------------------------------5---------0
// | COP1/6 | 1 | | FMT/6 |
// ------6-------1--------------------------------------------6-----
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 000 | ADD | SUB | MUL | DIV | SQRT | ABS | MOV | NEG |
// 001 |ROUND.L|TRUNC.L|CEIL.L |FLOOR.L|ROUND.W|TRUNC.W|CEIL.W |FLOOR.W|
// 010 | --- | --- | --- | --- | --- | --- | --- | --- |
// 011 | --- | --- | --- | --- | --- | --- | --- | --- |
// 100 | CVT.S | CVT.D | --- | --- | CVT.W | CVT.L | --- | --- |
// 101 | --- | --- | --- | --- | --- | --- | --- | --- |
// 110 | C.F | C.UN | C.EQ | C.UEQ | C.OLT | C.ULT | C.OLE | C.ULE |
// 111 | C.SF |C.NGLE | C.SEQ | C.NGL | C.LT | C.NGE | C.LE | C.NGT |
// |-------|-------|-------|-------|-------|-------|-------|-------|
// ========================================================================= */
{CP1_ADD}, {CP1_SUB}, {CP1_MUL}, {CP1_DIV},
{CP1_SQRT}, {CP1_ABS}, {CP1_MOV}, {CP1_NEG},
{CP1_ROUND_L}, {CP1_TRUNC_L}, {CP1_CEIL_L}, {CP1_FLOOR_L},
{CP1_ROUND_W}, {CP1_TRUNC_W}, {CP1_CEIL_W}, {CP1_FLOOR_W},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{CP1_CVT_S}, {CP1_CVT_D}, {INVALID}, {INVALID},
{CP1_CVT_W}, {CP1_CVT_L}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{CP1_C_F}, {CP1_C_UN}, {CP1_C_EQ}, {CP1_C_UEQ},
{CP1_C_OLT}, {CP1_C_ULT}, {CP1_C_OLE}, {CP1_C_ULE},
{CP1_C_SF}, {CP1_C_NGLE}, {CP1_C_SEQ}, {CP1_C_NGL},
{CP1_C_LT}, {CP1_C_NGE}, {CP1_C_LE}, {CP1_C_NGT},
// ============================================================================
// Escaped opcode table: COP2.
//
// 31--------26-25------21 ----------------------------------------0
// | COP2/6 | FMT/5 | |
// ------6----------5-----------------------------------------------
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 00 | MFC2 | DMFC2 | CFC2 | --- | MTC2 | DMTC2 | CTC2 | --- |
// 01 | BC2 | --- | --- | --- | --- | --- | --- | --- |
// 10 | --- | --- | --- | --- | --- | --- | --- | --- |
// 11 | --- | --- | --- | --- | --- | --- | --- | --- |
// |-------|-------|-------|-------|-------|-------|-------|-------|
//
// ============================================================================
{MFC2}, {DMFC2}, {CFC2}, {INVALID},
{MTC2}, {DMTC2}, {CTC2}, {INVALID},
{BC2}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
// ============================================================================
// First-order opcode table.
//
// 0b000000 => Lookup in 0.
// 0b000001 => Lookup in 64.
// 0b010000 => Lookup in vr4300_cop0_opcode_table.
// 0b010001 => Lookup in vr4300_cop1_opcode_table.
// 0b010010 => Lookup in 256.
//
// 31---------26---------------------------------------------------0
// | OPCODE/6 | |
// ------6----------------------------------------------------------
// |--000--|--001--|--010--|--011--|--100--|--101--|--110--|--111--|
// 000 | *SPEC | *RGIM | J | JAL | BEQ | BNE | BLEZ | BGTZ |
// 001 | ADDI | ADDIU | SLTI | SLTIU | ANDI | ORI | XORI | LUI |
// 010 | *COP0 | *COP1 | *COP2 | | BEQL | BNEL | BLEZL | BGTZL |
// 011 | DADDI |DADDIU | LDL | LDR | | | | |
// 100 | LB | LH | LWL | LW | LBU | LHU | LWR | LWU |
// 101 | SB | SH | SWL | SW | SDL | SDR | SWR | CACHE |
// 110 | LL | LWC1 | LWC2 | | LLD | LDC1 | LDC2 | LD |
// 111 | SC | SWC1 | SWC2 | | SCD | SDC1 | SDC2 | SD |
// |-------|-------|-------|-------|-------|-------|-------|-------|
//
// ============================================================================
{INVALID}, {INVALID}, {J}, {JAL},
{BEQ}, {BNE}, {BLEZ}, {BGTZ},
{ADDI}, {ADDIU}, {SLTI}, {SLTIU},
{ANDI}, {ORI}, {XORI}, {LUI},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{BEQL}, {BNEL}, {BLEZL}, {BGTZL},
{DADDI}, {DADDIU}, {LDL}, {LDR},
{INVALID}, {INVALID}, {INVALID}, {INVALID},
{LB}, {LH}, {LWL}, {LW},
{LBU}, {LHU}, {LWR}, {LWU},
{SB}, {SH}, {SWL}, {SW},
{SDL}, {SDR}, {SWR}, {CACHE},
{LL}, {LWC1}, {LWC2}, {INVALID},
{LLD}, {LDC1}, {LDC2}, {LD},
{SC}, {SWC1}, {SWC2}, {INVALID},
{SCD}, {SDC1}, {SDC2}, {SD}
};
struct vr4300_opcode_escape {
uint16_t offset;
uint8_t shift, mask;
};
// Escaped table listings. Most of these will never
// see a processor cache line, so not much waste here.
cen64_align(static const struct vr4300_opcode_escape
vr4300_escape_table[128], CACHE_LINE_SIZE) = {
{0, 0, 0x3F}, {0, 0, 0x3F},
{64, 16, 0x1F}, {64, 16, 0x1F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{96, 21, 0x0F}, {112, 0, 0x3F},
{176, 21, 0x0F}, {192, 0, 0x3F},
{256, 21, 0x1F}, {256, 21, 0x1F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
{288, 26, 0x3F}, {288, 26, 0x3F},
};
// Decodes an instruction word.
const struct vr4300_opcode* vr4300_decode_instruction(uint32_t iw) {
const struct vr4300_opcode_escape *escape = vr4300_escape_table + (iw >> 25);
unsigned index = iw >> escape->shift & escape->mask;
const struct vr4300_opcode *group = vr4300_opcode_table + escape->offset;
return group + index;
}
|