File: DSPIntArithmetic.cpp

package info (click to toggle)
dolphin-emu 5.0%2Bdfsg-5
  • links: PTS, VCS
  • area: main
  • in suites: buster
  • size: 29,052 kB
  • sloc: cpp: 213,146; java: 6,252; asm: 2,277; xml: 1,998; ansic: 1,514; python: 462; sh: 279; pascal: 247; makefile: 124; perl: 97
file content (1159 lines) | stat: -rw-r--r-- 25,136 bytes parent folder | download | duplicates (2)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
// Copyright 2009 Dolphin Emulator Project
// Licensed under GPLv2+
// Refer to the license.txt file included.
//
// Additional copyrights go to Duddie and Tratax (c) 2004

#include "Core/DSP/DSPIntCCUtil.h"
#include "Core/DSP/DSPInterpreter.h"
#include "Core/DSP/DSPIntUtil.h"
#include "Core/DSP/DSPMemoryMap.h"
#include "Core/DSP/DSPTables.h"

// Arithmetic and accumulator control.

namespace DSPInterpreter {

// CLR $acR
// 1000 r001 xxxx xxxx
// Clears accumulator $acR
//
// flags out: --10 0100
void clr(const UDSPInstruction opc)
{
	u8 reg = (opc >> 11) & 0x1;

	dsp_set_long_acc(reg, 0);
	Update_SR_Register64(0);
	zeroWriteBackLog();
}

// CLRL $acR.l
// 1111 110r xxxx xxxx
// Clears (and rounds!) $acR.l - low 16 bits of accumulator $acR.
//
// flags out: --xx xx00
void clrl(const UDSPInstruction opc)
{
	u8 reg = (opc >> 8) & 0x1;
	s64 acc = dsp_round_long_acc(dsp_get_long_acc(reg));

	zeroWriteBackLog();

	dsp_set_long_acc(reg, acc);
	Update_SR_Register64(acc);
}

//----

// ANDCF $acD.m, #I
// 0000 001r 1100 0000
// iiii iiii iiii iiii
// Set logic zero (LZ) flag in status register $sr if result of logic AND of
// accumulator mid part $acD.m with immediate value I is equal I.
//
// flags out: -x-- ----
void andcf(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;

	u16 imm = dsp_fetch_code();
	u16 val = dsp_get_acc_m(reg);
	Update_SR_LZ(((val & imm) == imm) ? true : false);
}

// ANDF $acD.m, #I
// 0000 001r 1010 0000
// iiii iiii iiii iiii
// Set logic zero (LZ) flag in status register $sr if result of logical AND
// operation of accumulator mid part $acD.m with immediate value I is equal
// immediate value 0.
//
// flags out: -x-- ----
void andf(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;

	u16 imm = dsp_fetch_code();
	u16 val = dsp_get_acc_m(reg);
	Update_SR_LZ(((val & imm) == 0) ? true : false);
}

//----

// TST
// 1011 r001 xxxx xxxx
// Test accumulator %acR.
//
// flags out: --xx xx00
void tst(const UDSPInstruction opc)
{
	u8 reg = (opc >> 11) & 0x1;

	s64 acc = dsp_get_long_acc(reg);
	Update_SR_Register64(acc);
	zeroWriteBackLog();
}

// TSTAXH $axR.h
// 1000 011r xxxx xxxx
// Test high part of secondary accumulator $axR.h.
//
// flags out: --x0 xx00
void tstaxh(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;

	s16 val = dsp_get_ax_h(reg);
	Update_SR_Register16(val);
	zeroWriteBackLog();
}

//----

// CMP
// 1000 0010 xxxx xxxx
// Compares accumulator $ac0 with accumulator $ac1.
//
// flags out: x-xx xxxx
void cmp(const UDSPInstruction opc)
{
	s64 acc0 = dsp_get_long_acc(0);
	s64 acc1 = dsp_get_long_acc(1);
	s64 res = dsp_convert_long_acc(acc0 - acc1);

	Update_SR_Register64(res, isCarry2(acc0, res), isOverflow(acc0, -acc1, res)); // CF -> influence on ABS/0xa100
	zeroWriteBackLog();
}

// CMPAR $acS axR.h
// 110r s001 xxxx xxxx
// Compares accumulator $acS with accumulator axR.h.
// Not described by Duddie's doc - at least not as a separate instruction.
//
// flags out: x-xx xxxx
void cmpar(const UDSPInstruction opc)
{
	u8 rreg = (opc >> 12) & 0x1;
	u8 sreg = (opc >> 11) & 0x1;

	s64 sr = dsp_get_long_acc(sreg);
	s64 rr = (s16)g_dsp.r.ax[rreg].h;
	rr <<= 16;
	s64 res = dsp_convert_long_acc(sr - rr);

	Update_SR_Register64(res, isCarry2(sr, res), isOverflow(sr, -rr, res));
	zeroWriteBackLog();
}

// CMPI $amD, #I
// 0000 001r 1000 0000
// iiii iiii iiii iiii
// Compares mid accumulator $acD.hm ($amD) with sign extended immediate value I.
// Although flags are being set regarding whole accumulator register.
//
// flags out: x-xx xxxx
void cmpi(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;

	s64 val = dsp_get_long_acc(reg);
	s64 imm = (s64)(s16)dsp_fetch_code() << 16; // Immediate is considered to be at M level in the 40-bit accumulator.
	s64 res = dsp_convert_long_acc(val - imm);

	Update_SR_Register64(res, isCarry2(val, res), isOverflow(val, -imm, res));
}

// CMPIS $acD, #I
// 0000 011d iiii iiii
// Compares accumulator with short immediate. Comaprison is executed
// by subtracting short immediate (8bit sign extended) from mid accumulator
// $acD.hm and computing flags based on whole accumulator $acD.
//
// flags out: x-xx xxxx
void cmpis(const UDSPInstruction opc)
{
	u8 areg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(areg);
	s64 val = (s8)opc;
	val <<= 16;
	s64 res = dsp_convert_long_acc(acc - val);

	Update_SR_Register64(res, isCarry2(acc, res), isOverflow(acc, -val, res));
}

//----

// XORR $acD.m, $axS.h
// 0011 00sd 0xxx xxxx
// Logic XOR (exclusive or) middle part of accumulator $acD.m with
// high part of secondary accumulator $axS.h.
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void xorr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m ^ g_dsp.r.ax[sreg].h;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// ANDR $acD.m, $axS.h
// 0011 01sd 0xxx xxxx
// Logic AND middle part of accumulator $acD.m with high part of
// secondary accumulator $axS.h.
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void andr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m & g_dsp.r.ax[sreg].h;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// ORR $acD.m, $axS.h
// 0011 10sd 0xxx xxxx
// Logic OR middle part of accumulator $acD.m with high part of
// secondary accumulator $axS.h.
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void orr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m | g_dsp.r.ax[sreg].h;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// ANDC $acD.m, $ac(1-D).m
// 0011 110d 0xxx xxxx
// Logic AND middle part of accumulator $acD.m with middle part of
// accumulator $ac(1-D).m
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void andc(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m & g_dsp.r.ac[1 - dreg].m;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// ORC $acD.m, $ac(1-D).m
// 0011 111d 0xxx xxxx
// Logic OR middle part of accumulator $acD.m with middle part of
// accumulator $ac(1-D).m.
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void orc(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m | g_dsp.r.ac[1 - dreg].m;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// XORC $acD.m
// 0011 000d 1xxx xxxx
// Logic XOR (exclusive or) middle part of accumulator $acD.m with $ac(1-D).m
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void xorc(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m ^ g_dsp.r.ac[1 - dreg].m;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// NOT $acD.m
// 0011 001d 1xxx xxxx
// Invert all bits in dest reg, aka xor with 0xffff
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void notc(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u16 accm = g_dsp.r.ac[dreg].m ^ 0xffff;

	zeroWriteBackLogPreserveAcc(dreg);

	g_dsp.r.ac[dreg].m = accm;
	Update_SR_Register16((s16)accm, false, false, isOverS32(dsp_get_long_acc(dreg)));
}

// XORI $acD.m, #I
// 0000 001r 0010 0000
// iiii iiii iiii iiii
// Logic exclusive or (XOR) of accumulator mid part $acD.m with
// immediate value I.
//
// flags out: --xx xx00
void xori(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;
	u16 imm = dsp_fetch_code();
	g_dsp.r.ac[reg].m ^= imm;

	Update_SR_Register16((s16)g_dsp.r.ac[reg].m, false, false, isOverS32(dsp_get_long_acc(reg)));
}

// ANDI $acD.m, #I
// 0000 001r 0100 0000
// iiii iiii iiii iiii
// Logic AND of accumulator mid part $acD.m with immediate value I.
//
// flags out: --xx xx00
void andi(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;
	u16 imm = dsp_fetch_code();
	g_dsp.r.ac[reg].m &= imm;

	Update_SR_Register16((s16)g_dsp.r.ac[reg].m, false, false, isOverS32(dsp_get_long_acc(reg)));
}

// ORI $acD.m, #I
// 0000 001r 0110 0000
// iiii iiii iiii iiii
// Logic OR of accumulator mid part $acD.m with immediate value I.
//
// flags out: --xx xx00
void ori(const UDSPInstruction opc)
{
	u8 reg  = (opc >> 8) & 0x1;
	u16 imm = dsp_fetch_code();
	g_dsp.r.ac[reg].m |= imm;

	Update_SR_Register16((s16)g_dsp.r.ac[reg].m, false, false, isOverS32(dsp_get_long_acc(reg)));
}

//----

// ADDR $acD.M, $axS.L
// 0100 0ssd xxxx xxxx
// Adds register $axS.L to accumulator $acD.M register.
//
// flags out: x-xx xxxx
void addr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = ((opc >> 9) & 0x3) + DSP_REG_AXL0;

	s64 acc = dsp_get_long_acc(dreg);
	s64 ax = 0;

	switch (sreg)
	{
	case DSP_REG_AXL0:
	case DSP_REG_AXL1:
		ax = (s16)g_dsp.r.ax[sreg-DSP_REG_AXL0].l;
		break;
	case DSP_REG_AXH0:
	case DSP_REG_AXH1:
		ax = (s16)g_dsp.r.ax[sreg-DSP_REG_AXH0].h;
		break;
	default:
		ax = 0;
		break;
	}

	ax <<= 16;
	s64 res = acc + ax;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, ax, res));
}

// ADDAX $acD, $axS
// 0100 10sd xxxx xxxx
// Adds secondary accumulator $axS to accumulator register $acD.
//
// flags out: x-xx xxxx
void addax(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	s64 ax  = dsp_get_long_acx(sreg);
	s64 res = acc + ax;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, ax, res));
}

// ADD $acD, $ac(1-D)
// 0100 110d xxxx xxxx
// Adds accumulator $ac(1-D) to accumulator register $acD.
//
// flags out: x-xx xxxx
void add(const UDSPInstruction opc)
{
	u8 dreg  = (opc >> 8) & 0x1;

	s64 acc0 = dsp_get_long_acc(dreg);
	s64 acc1 = dsp_get_long_acc(1 - dreg);
	s64 res = acc0 + acc1;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc0, res), isOverflow(acc0, acc1, res));
}

// ADDP $acD
// 0100 111d xxxx xxxx
// Adds product register to accumulator register.
//
// flags out: x-xx xxxx
void addp(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	s64 prod = dsp_get_long_prod();
	s64 res = acc + prod;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, prod, res));
}

// ADDAXL $acD, $axS.l
// 0111 00sd xxxx xxxx
// Adds secondary accumulator $axS.l to accumulator register $acD.
// should be unsigned values!!
//
// flags out: x-xx xxxx
void addaxl(const UDSPInstruction opc)
{
	u8 sreg = (opc >> 9) & 0x1;
	u8 dreg = (opc >> 8) & 0x1;

	u64 acc = dsp_get_long_acc(dreg);
	u16 acx = (u16)dsp_get_ax_l(sreg);

	u64 res = acc + acx;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, (s64)res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64((s64)res, isCarry(acc, res), isOverflow((s64)acc, (s64)acx, (s64)res));
}

// ADDI $amR, #I
// 0000 001r 0000 0000
// iiii iiii iiii iiii
// Adds immediate (16-bit sign extended) to mid accumulator $acD.hm.
//
// flags out: x-xx xxxx
void addi(const UDSPInstruction opc)
{
	u8 areg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(areg);
	s64 imm = (s16)dsp_fetch_code();
	imm <<= 16;
	s64 res = acc + imm;

	dsp_set_long_acc(areg, res);
	res = dsp_get_long_acc(areg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, imm, res));
}

// ADDIS $acD, #I
// 0000 010d iiii iiii
// Adds short immediate (8-bit sign extended) to mid accumulator $acD.hm.
//
// flags out: x-xx xxxx
void addis(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	s64 imm = (s8)(u8)opc;
	imm <<= 16;
	s64 res = acc + imm;

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, imm, res));
}

// INCM $acsD
// 0111 010d xxxx xxxx
// Increment 24-bit mid-accumulator $acsD.
//
// flags out: x-xx xxxx
void incm(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 sub = 0x10000;
	s64 acc = dsp_get_long_acc(dreg);
	s64 res = acc + sub;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, sub, res));
}

// INC $acD
// 0111 011d xxxx xxxx
// Increment accumulator $acD.
//
// flags out: x-xx xxxx
void inc(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	s64 res = acc + 1;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry(acc, res), isOverflow(acc, 1, res));
}

//----

// SUBR $acD.M, $axS.L
// 0101 0ssd xxxx xxxx
// Subtracts register $axS.L from accumulator $acD.M register.
//
// flags out: x-xx xxxx
void subr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = ((opc >> 9) & 0x3) + DSP_REG_AXL0;

	s64 acc = dsp_get_long_acc(dreg);
	s64 ax = 0;

	switch (sreg)
	{
	case DSP_REG_AXL0:
	case DSP_REG_AXL1:
		ax = (s16)g_dsp.r.ax[sreg-DSP_REG_AXL0].l;
		break;
	case DSP_REG_AXH0:
	case DSP_REG_AXH1:
		ax = (s16)g_dsp.r.ax[sreg-DSP_REG_AXH0].h;
		break;
	default:
		ax = 0;
		break;
	}

	ax <<= 16;
	s64 res = acc - ax;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry2(acc, res), isOverflow(acc, -ax, res));
}

// SUBAX $acD, $axS
// 0101 10sd xxxx xxxx
// Subtracts secondary accumulator $axS from accumulator register $acD.
//
// flags out: x-xx xxxx
void subax(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	s64 acx = dsp_get_long_acx(sreg);
	s64 res = acc - acx;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry2(acc, res), isOverflow(acc, -acx, res));
}

// SUB $acD, $ac(1-D)
// 0101 110d xxxx xxxx
// Subtracts accumulator $ac(1-D) from accumulator register $acD.
//
// flags out: x-xx xxxx
void sub(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 acc1 = dsp_get_long_acc(dreg);
	s64 acc2 = dsp_get_long_acc(1 - dreg);
	s64 res = acc1 - acc2;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry2(acc1, res), isOverflow(acc1, -acc2, res));
}

// SUBP $acD
// 0101 111d xxxx xxxx
// Subtracts product register from accumulator register.
//
// flags out: x-xx xxxx
void subp(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	s64 prod = dsp_get_long_prod();
	s64 res = acc - prod;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry2(acc, res), isOverflow(acc, -prod, res));
}

// DECM $acsD
// 0111 100d xxxx xxxx
// Decrement 24-bit mid-accumulator $acsD.
//
// flags out: x-xx xxxx
void decm(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x01;

	s64 sub = 0x10000;
	s64 acc = dsp_get_long_acc(dreg);
	s64 res = acc - sub;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry2(acc, res), isOverflow(acc, -sub, res));
}

// DEC $acD
// 0111 101d xxxx xxxx
// Decrement accumulator $acD.
//
// flags out: x-xx xxxx
void dec(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x01;

	s64 acc = dsp_get_long_acc(dreg);
	s64 res = acc - 1;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, res);
	res = dsp_get_long_acc(dreg);
	Update_SR_Register64(res, isCarry2(acc, res), isOverflow(acc, -1, res));
}

//----

// NEG $acD
// 0111 110d xxxx xxxx
// Negate accumulator $acD.
//
// flags out: --xx xx00
void neg(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);
	acc = 0 - acc;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}

// ABS  $acD
// 1010 d001 xxxx xxxx
// absolute value of $acD
//
// flags out: --xx xx00
void abs(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 11) & 0x1;

	s64 acc = dsp_get_long_acc(dreg);

	if (acc < 0)
		acc = 0 - acc;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}
//----

// MOVR $acD, $axS.R
// 0110 0srd xxxx xxxx
// Moves register $axS.R (sign extended) to middle accumulator $acD.hm.
// Sets $acD.l to 0.
//
// flags out: --xx xx00
void movr(const UDSPInstruction opc)
{
	u8 areg = (opc >> 8) & 0x1;
	u8 sreg = ((opc >> 9) & 0x3) + DSP_REG_AXL0;

	s64 ax = 0;
	switch (sreg)
	{
	case DSP_REG_AXL0:
	case DSP_REG_AXL1:
		ax = (s16)g_dsp.r.ax[sreg-DSP_REG_AXL0].l;
		break;
	case DSP_REG_AXH0:
	case DSP_REG_AXH1:
		ax = (s16)g_dsp.r.ax[sreg-DSP_REG_AXH0].h;
		break;
	default:
		ax = 0;
		break;
	}
	ax <<= 16;
	ax &= ~0xffff;

	zeroWriteBackLog();

	dsp_set_long_acc(areg, ax);
	Update_SR_Register64(ax);
}

// MOVAX $acD, $axS
// 0110 10sd xxxx xxxx
// Moves secondary accumulator $axS to accumulator $axD.
//
// flags out: --xx xx00
void movax(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;

	s64 acx = dsp_get_long_acx(sreg);

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, acx);
	Update_SR_Register64(acx);
}

// MOV $acD, $ac(1-D)
// 0110 110d xxxx xxxx
// Moves accumulator $ax(1-D) to accumulator $axD.
//
// flags out: --x0 xx00
void mov(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u64 acc = dsp_get_long_acc(1 - dreg);

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, acc);
	Update_SR_Register64(acc);
}

//----

// LSL16 $acR
// 1111 000r xxxx xxxx
// Logically shifts left accumulator $acR by 16.
//
// flags out: --xx xx00
void lsl16(const UDSPInstruction opc)
{
	u8 areg = (opc >> 8) & 0x1;

	s64 acc = dsp_get_long_acc(areg);
	acc <<= 16;

	zeroWriteBackLog();

	dsp_set_long_acc(areg, acc);
	Update_SR_Register64(dsp_get_long_acc(areg));
}

// LSR16 $acR
// 1111 010r xxxx xxxx
// Logically shifts right accumulator $acR by 16.
//
// flags out: --xx xx00
void lsr16(const UDSPInstruction opc)
{
	u8 areg = (opc >> 8) & 0x1;

	u64 acc = dsp_get_long_acc(areg);
	acc &= 0x000000FFFFFFFFFFULL; // Lop off the extraneous sign extension our 64-bit fake accum causes
	acc >>= 16;

	zeroWriteBackLog();

	dsp_set_long_acc(areg, (s64)acc);
	Update_SR_Register64(dsp_get_long_acc(areg));
}

// ASR16 $acR
// 1001 r001 xxxx xxxx
// Arithmetically shifts right accumulator $acR by 16.
//
// flags out: --xx xx00
void asr16(const UDSPInstruction opc)
{
	u8 areg = (opc >> 11) & 0x1;

	s64 acc = dsp_get_long_acc(areg);
	acc >>= 16;

	zeroWriteBackLog();

	dsp_set_long_acc(areg, acc);
	Update_SR_Register64(dsp_get_long_acc(areg));
}

// LSL $acR, #I
// 0001 010r 00ii iiii
// Logically shifts left accumulator $acR by number specified by value I.
//
// flags out: --xx xx00
void lsl(const UDSPInstruction opc)
{
	u8 rreg = (opc >> 8) & 0x01;
	u16 shift = opc & 0x3f;
	u64 acc = dsp_get_long_acc(rreg);

	acc <<= shift;

	dsp_set_long_acc(rreg, acc);
	Update_SR_Register64(dsp_get_long_acc(rreg));
}

// LSR $acR, #I
// 0001 010r 01ii iiii
// Logically shifts right accumulator $acR by number specified by value
// calculated by negating sign extended bits 0-6.
//
// flags out: --xx xx00
void lsr(const UDSPInstruction opc)
{
	u8 rreg = (opc >> 8) & 0x01;
	u16 shift;
	u64 acc = dsp_get_long_acc(rreg);
	acc &= 0x000000FFFFFFFFFFULL; // Lop off the extraneous sign extension our 64-bit fake accum causes

	if ((opc & 0x3f) == 0)
		shift = 0;
	else
		shift = 0x40 - (opc & 0x3f);

	acc >>= shift;

	dsp_set_long_acc(rreg, (s64)acc);
	Update_SR_Register64(dsp_get_long_acc(rreg));
}

// ASL $acR, #I
// 0001 010r 10ii iiii
// Logically shifts left accumulator $acR by number specified by value I.
//
// flags out: --xx xx00
void asl(const UDSPInstruction opc)
{
	u8 rreg = (opc >> 8) & 0x01;
	u16 shift = opc & 0x3f;
	u64 acc = dsp_get_long_acc(rreg);

	acc <<= shift;

	dsp_set_long_acc(rreg, acc);
	Update_SR_Register64(dsp_get_long_acc(rreg));
}

// ASR $acR, #I
// 0001 010r 11ii iiii
// Arithmetically shifts right accumulator $acR by number specified by
// value calculated by negating sign extended bits 0-6.
//
// flags out: --xx xx00
void asr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x01;
	u16 shift;

	if ((opc & 0x3f) == 0)
		shift = 0;
	else
		shift = 0x40 - (opc & 0x3f);

	// arithmetic shift
	s64 acc = dsp_get_long_acc(dreg);
	acc >>= shift;

	dsp_set_long_acc(dreg, acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}

// LSRN  (fixed parameters)
// 0000 0010 1100 1010
// Logically shifts right accumulator $ACC0 by lower 7-bit (signed) value in $AC1.M
// (if value negative, becomes left shift).
//
// flags out: --xx xx00
void lsrn(const UDSPInstruction opc)
{
	s16 shift;
	u16 accm = (u16)dsp_get_acc_m(1);
	u64 acc = dsp_get_long_acc(0);
	acc &= 0x000000FFFFFFFFFFULL;

	if ((accm & 0x3f) == 0)
		shift = 0;
	else if (accm & 0x40)
		shift = -0x40 + (accm & 0x3f);
	else
		shift = accm & 0x3f;

	if (shift > 0)
	{
		acc >>= shift;
	}
	else if (shift < 0)
	{
		acc <<= -shift;
	}

	dsp_set_long_acc(0, (s64)acc);
	Update_SR_Register64(dsp_get_long_acc(0));
}

// ASRN  (fixed parameters)
// 0000 0010 1100 1011
// Arithmetically shifts right accumulator $ACC0 by lower 7-bit (signed) value in $AC1.M
// (if value negative, becomes left shift).
//
// flags out: --xx xx00
void asrn(const UDSPInstruction opc)
{
	s16 shift;
	u16 accm = (u16)dsp_get_acc_m(1);
	s64 acc = dsp_get_long_acc(0);

	if ((accm & 0x3f) == 0)
		shift = 0;
	else if (accm & 0x40)
		shift = -0x40 + (accm & 0x3f);
	else
		shift = accm & 0x3f;

	if (shift > 0)
	{
		acc >>= shift;
	}
	else if (shift < 0)
	{
		acc <<= -shift;
	}

	dsp_set_long_acc(0, acc);
	Update_SR_Register64(dsp_get_long_acc(0));
}

// LSRNRX $acD, $axS.h
// 0011 01sd 1xxx xxxx
// Logically shifts left/right accumulator $ACC[D] by lower 7-bit (signed) value in $AX[S].H
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void lsrnrx(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;

	s16 shift;
	u16 axh = g_dsp.r.ax[sreg].h;
	u64 acc = dsp_get_long_acc(dreg);
	acc &= 0x000000FFFFFFFFFFULL;

	if ((axh & 0x3f) == 0)
		shift = 0;
	else if (axh & 0x40)
		shift = -0x40 + (axh & 0x3f);
	else
		shift = axh & 0x3f;

	if (shift > 0)
	{
		acc <<= shift;
	}
	else if (shift < 0)
	{
		acc >>= -shift;
	}

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, (s64)acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}

// ASRNRX $acD, $axS.h
// 0011 10sd 1xxx xxxx
// Arithmetically shifts left/right accumulator $ACC[D] by lower 7-bit (signed) value in $AX[S].H
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void asrnrx(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;
	u8 sreg = (opc >> 9) & 0x1;

	s16 shift;
	u16 axh = g_dsp.r.ax[sreg].h;
	s64 acc = dsp_get_long_acc(dreg);

	if ((axh & 0x3f) == 0)
		shift = 0;
	else if (axh & 0x40)
		shift = -0x40 + (axh & 0x3f);
	else
		shift = axh & 0x3f;

	if (shift > 0)
	{
		acc <<= shift;
	}
	else if (shift < 0)
	{
		acc >>= -shift;
	}

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}

// LSRNR  $acD
// 0011 110d 1xxx xxxx
// Logically shifts left/right accumulator $ACC[D] by lower 7-bit (signed) value in $AC[1-D].M
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void lsrnr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s16 shift;
	u16 accm = (u16)dsp_get_acc_m(1 - dreg);
	u64 acc = dsp_get_long_acc(dreg);
	acc &= 0x000000FFFFFFFFFFULL;

	if ((accm & 0x3f) == 0)
		shift = 0;
	else if (accm & 0x40)
		shift = -0x40 + (accm & 0x3f);
	else
		shift = accm & 0x3f;

	if (shift > 0)
		acc <<= shift;
	else if (shift < 0)
		acc >>= -shift;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, (s64)acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}

// ASRNR  $acD
// 0011 111d 1xxx xxxx
// Arithmetically shift left/right accumulator $ACC[D] by lower 7-bit (signed) value in $AC[1-D].M
// x = extension (7 bits!!)
//
// flags out: --xx xx00
void asrnr(const UDSPInstruction opc)
{
	u8 dreg = (opc >> 8) & 0x1;

	s16 shift;
	u16 accm = (u16)dsp_get_acc_m(1 - dreg);
	s64 acc = dsp_get_long_acc(dreg);

	if ((accm & 0x3f) == 0)
		shift = 0;
	else if (accm & 0x40)
		shift = -0x40 + (accm & 0x3f);
	else
		shift = accm & 0x3f;

	if (shift > 0)
		acc <<= shift;
	else if (shift < 0)
		acc >>= -shift;

	zeroWriteBackLog();

	dsp_set_long_acc(dreg, acc);
	Update_SR_Register64(dsp_get_long_acc(dreg));
}


}  // namespace