1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
|
/* SPDX-License-Identifier: BSD-3-Clause
* Copyright(c) 2022 Intel Corporation
* SFF-8636 standards based QSFP EEPROM Field Definitions
*/
#ifndef _SFF_8636_H_
#define _SFF_8636_H_
/*------------------------------------------------------------------------------
*
* QSFP EEPROM data structures
*
* register info from SFF-8636 Rev 2.7
*/
/*------------------------------------------------------------------------------
*
* Lower Memory Page 00h
* Measurement, Diagnostic and Control Functions
*/
/* Identifier - 0 */
/* Values are defined under SFF_8024_ID_OFFSET */
#define SFF_8636_ID_OFFSET 0x00
#define SFF_8636_REV_COMPLIANCE_OFFSET 0x01
#define SFF_8636_REV_UNSPECIFIED 0x00
#define SFF_8636_REV_8436_48 0x01
#define SFF_8636_REV_8436_8636 0x02
#define SFF_8636_REV_8636_13 0x03
#define SFF_8636_REV_8636_14 0x04
#define SFF_8636_REV_8636_15 0x05
#define SFF_8636_REV_8636_20 0x06
#define SFF_8636_REV_8636_27 0x07
#define SFF_8636_STATUS_2_OFFSET 0x02
/* Flat Memory:0- Paging, 1- Page 0 only */
#define SFF_8636_STATUS_PAGE_3_PRESENT RTE_BIT32(2)
#define SFF_8636_STATUS_INTL_OUTPUT RTE_BIT32(1)
#define SFF_8636_STATUS_DATA_NOT_READY RTE_BIT32(0)
/* Channel Status Interrupt Flags - 3-5 */
#define SFF_8636_LOS_AW_OFFSET 0x03
#define SFF_8636_TX4_LOS_AW RTE_BIT32(7)
#define SFF_8636_TX3_LOS_AW RTE_BIT32(6)
#define SFF_8636_TX2_LOS_AW RTE_BIT32(5)
#define SFF_8636_TX1_LOS_AW RTE_BIT32(4)
#define SFF_8636_RX4_LOS_AW RTE_BIT32(3)
#define SFF_8636_RX3_LOS_AW RTE_BIT32(2)
#define SFF_8636_RX2_LOS_AW RTE_BIT32(1)
#define SFF_8636_RX1_LOS_AW RTE_BIT32(0)
#define SFF_8636_FAULT_AW_OFFSET 0x04
#define SFF_8636_TX4_FAULT_AW RTE_BIT32(3)
#define SFF_8636_TX3_FAULT_AW RTE_BIT32(2)
#define SFF_8636_TX2_FAULT_AW RTE_BIT32(1)
#define SFF_8636_TX1_FAULT_AW RTE_BIT32(0)
/* Module Monitor Interrupt Flags - 6-8 */
#define SFF_8636_TEMP_AW_OFFSET 0x06
#define SFF_8636_TEMP_HALARM_STATUS RTE_BIT32(7)
#define SFF_8636_TEMP_LALARM_STATUS RTE_BIT32(6)
#define SFF_8636_TEMP_HWARN_STATUS RTE_BIT32(5)
#define SFF_8636_TEMP_LWARN_STATUS RTE_BIT32(4)
#define SFF_8636_VCC_AW_OFFSET 0x07
#define SFF_8636_VCC_HALARM_STATUS RTE_BIT32(7)
#define SFF_8636_VCC_LALARM_STATUS RTE_BIT32(6)
#define SFF_8636_VCC_HWARN_STATUS RTE_BIT32(5)
#define SFF_8636_VCC_LWARN_STATUS RTE_BIT32(4)
/* Channel Monitor Interrupt Flags - 9-21 */
#define SFF_8636_RX_PWR_12_AW_OFFSET 0x09
#define SFF_8636_RX_PWR_1_HALARM RTE_BIT32(7)
#define SFF_8636_RX_PWR_1_LALARM RTE_BIT32(6)
#define SFF_8636_RX_PWR_1_HWARN RTE_BIT32(5)
#define SFF_8636_RX_PWR_1_LWARN RTE_BIT32(4)
#define SFF_8636_RX_PWR_2_HALARM RTE_BIT32(3)
#define SFF_8636_RX_PWR_2_LALARM RTE_BIT32(2)
#define SFF_8636_RX_PWR_2_HWARN RTE_BIT32(1)
#define SFF_8636_RX_PWR_2_LWARN RTE_BIT32(0)
#define SFF_8636_RX_PWR_34_AW_OFFSET 0x0A
#define SFF_8636_RX_PWR_3_HALARM RTE_BIT32(7)
#define SFF_8636_RX_PWR_3_LALARM RTE_BIT32(6)
#define SFF_8636_RX_PWR_3_HWARN RTE_BIT32(5)
#define SFF_8636_RX_PWR_3_LWARN RTE_BIT32(4)
#define SFF_8636_RX_PWR_4_HALARM RTE_BIT32(3)
#define SFF_8636_RX_PWR_4_LALARM RTE_BIT32(2)
#define SFF_8636_RX_PWR_4_HWARN RTE_BIT32(1)
#define SFF_8636_RX_PWR_4_LWARN RTE_BIT32(0)
#define SFF_8636_TX_BIAS_12_AW_OFFSET 0x0B
#define SFF_8636_TX_BIAS_1_HALARM RTE_BIT32(7)
#define SFF_8636_TX_BIAS_1_LALARM RTE_BIT32(6)
#define SFF_8636_TX_BIAS_1_HWARN RTE_BIT32(5)
#define SFF_8636_TX_BIAS_1_LWARN RTE_BIT32(4)
#define SFF_8636_TX_BIAS_2_HALARM RTE_BIT32(3)
#define SFF_8636_TX_BIAS_2_LALARM RTE_BIT32(2)
#define SFF_8636_TX_BIAS_2_HWARN RTE_BIT32(1)
#define SFF_8636_TX_BIAS_2_LWARN RTE_BIT32(0)
#define SFF_8636_TX_BIAS_34_AW_OFFSET 0xC
#define SFF_8636_TX_BIAS_3_HALARM RTE_BIT32(7)
#define SFF_8636_TX_BIAS_3_LALARM RTE_BIT32(6)
#define SFF_8636_TX_BIAS_3_HWARN RTE_BIT32(5)
#define SFF_8636_TX_BIAS_3_LWARN RTE_BIT32(4)
#define SFF_8636_TX_BIAS_4_HALARM RTE_BIT32(3)
#define SFF_8636_TX_BIAS_4_LALARM RTE_BIT32(2)
#define SFF_8636_TX_BIAS_4_HWARN RTE_BIT32(1)
#define SFF_8636_TX_BIAS_4_LWARN RTE_BIT32(0)
#define SFF_8636_TX_PWR_12_AW_OFFSET 0x0D
#define SFF_8636_TX_PWR_1_HALARM RTE_BIT32(7)
#define SFF_8636_TX_PWR_1_LALARM RTE_BIT32(6)
#define SFF_8636_TX_PWR_1_HWARN RTE_BIT32(5)
#define SFF_8636_TX_PWR_1_LWARN RTE_BIT32(4)
#define SFF_8636_TX_PWR_2_HALARM RTE_BIT32(3)
#define SFF_8636_TX_PWR_2_LALARM RTE_BIT32(2)
#define SFF_8636_TX_PWR_2_HWARN RTE_BIT32(1)
#define SFF_8636_TX_PWR_2_LWARN RTE_BIT32(0)
#define SFF_8636_TX_PWR_34_AW_OFFSET 0x0E
#define SFF_8636_TX_PWR_3_HALARM RTE_BIT32(7)
#define SFF_8636_TX_PWR_3_LALARM RTE_BIT32(6)
#define SFF_8636_TX_PWR_3_HWARN RTE_BIT32(5)
#define SFF_8636_TX_PWR_3_LWARN RTE_BIT32(4)
#define SFF_8636_TX_PWR_4_HALARM RTE_BIT32(3)
#define SFF_8636_TX_PWR_4_LALARM RTE_BIT32(2)
#define SFF_8636_TX_PWR_4_HWARN RTE_BIT32(1)
#define SFF_8636_TX_PWR_4_LWARN RTE_BIT32(0)
/* Module Monitoring Values - 22-33 */
#define SFF_8636_TEMP_CURR 0x16
#define SFF_8636_TEMP_MSB_OFFSET 0x16
#define SFF_8636_TEMP_LSB_OFFSET 0x17
#define SFF_8636_VCC_CURR 0x1A
#define SFF_8636_VCC_MSB_OFFSET 0x1A
#define SFF_8636_VCC_LSB_OFFSET 0x1B
/* Channel Monitoring Values - 34-81 */
#define SFF_8636_RX_PWR_1_OFFSET 0x22
#define SFF_8636_RX_PWR_2_OFFSET 0x24
#define SFF_8636_RX_PWR_3_OFFSET 0x26
#define SFF_8636_RX_PWR_4_OFFSET 0x28
#define SFF_8636_TX_BIAS_1_OFFSET 0x2A
#define SFF_8636_TX_BIAS_2_OFFSET 0x2C
#define SFF_8636_TX_BIAS_3_OFFSET 0x2E
#define SFF_8636_TX_BIAS_4_OFFSET 0x30
#define SFF_8636_TX_PWR_1_OFFSET 0x32
#define SFF_8636_TX_PWR_2_OFFSET 0x34
#define SFF_8636_TX_PWR_3_OFFSET 0x36
#define SFF_8636_TX_PWR_4_OFFSET 0x38
/* Control Bytes - 86 - 99 */
#define SFF_8636_TX_DISABLE_OFFSET 0x56
#define SFF_8636_TX_DISABLE_4 RTE_BIT32(3)
#define SFF_8636_TX_DISABLE_3 RTE_BIT32(2)
#define SFF_8636_TX_DISABLE_2 RTE_BIT32(1)
#define SFF_8636_TX_DISABLE_1 RTE_BIT32(0)
#define SFF_8636_RX_RATE_SELECT_OFFSET 0x57
#define SFF_8636_RX_RATE_SELECT_4_MASK (3 << 6)
#define SFF_8636_RX_RATE_SELECT_3_MASK (3 << 4)
#define SFF_8636_RX_RATE_SELECT_2_MASK (3 << 2)
#define SFF_8636_RX_RATE_SELECT_1_MASK (3 << 0)
#define SFF_8636_TX_RATE_SELECT_OFFSET 0x58
#define SFF_8636_TX_RATE_SELECT_4_MASK (3 << 6)
#define SFF_8636_TX_RATE_SELECT_3_MASK (3 << 4)
#define SFF_8636_TX_RATE_SELECT_2_MASK (3 << 2)
#define SFF_8636_TX_RATE_SELECT_1_MASK (3 << 0)
#define SFF_8636_RX_APP_SELECT_4_OFFSET 0x58
#define SFF_8636_RX_APP_SELECT_3_OFFSET 0x59
#define SFF_8636_RX_APP_SELECT_2_OFFSET 0x5A
#define SFF_8636_RX_APP_SELECT_1_OFFSET 0x5B
#define SFF_8636_PWR_MODE_OFFSET 0x5D
#define SFF_8636_HIGH_PWR_ENABLE RTE_BIT32(2)
#define SFF_8636_LOW_PWR_MODE RTE_BIT32(1)
#define SFF_8636_PWR_OVERRIDE RTE_BIT32(0)
#define SFF_8636_TX_APP_SELECT_4_OFFSET 0x5E
#define SFF_8636_TX_APP_SELECT_3_OFFSET 0x5F
#define SFF_8636_TX_APP_SELECT_2_OFFSET 0x60
#define SFF_8636_TX_APP_SELECT_1_OFFSET 0x61
#define SFF_8636_LOS_MASK_OFFSET 0x64
#define SFF_8636_TX_LOS_4_MASK RTE_BIT32(7)
#define SFF_8636_TX_LOS_3_MASK RTE_BIT32(6)
#define SFF_8636_TX_LOS_2_MASK RTE_BIT32(5)
#define SFF_8636_TX_LOS_1_MASK RTE_BIT32(4)
#define SFF_8636_RX_LOS_4_MASK RTE_BIT32(3)
#define SFF_8636_RX_LOS_3_MASK RTE_BIT32(2)
#define SFF_8636_RX_LOS_2_MASK RTE_BIT32(1)
#define SFF_8636_RX_LOS_1_MASK RTE_BIT32(0)
#define SFF_8636_FAULT_MASK_OFFSET 0x65
#define SFF_8636_TX_FAULT_1_MASK RTE_BIT32(3)
#define SFF_8636_TX_FAULT_2_MASK RTE_BIT32(2)
#define SFF_8636_TX_FAULT_3_MASK RTE_BIT32(1)
#define SFF_8636_TX_FAULT_4_MASK RTE_BIT32(0)
#define SFF_8636_TEMP_MASK_OFFSET 0x67
#define SFF_8636_TEMP_HALARM_MASK RTE_BIT32(7)
#define SFF_8636_TEMP_LALARM_MASK RTE_BIT32(6)
#define SFF_8636_TEMP_HWARN_MASK RTE_BIT32(5)
#define SFF_8636_TEMP_LWARN_MASK RTE_BIT32(4)
#define SFF_8636_VCC_MASK_OFFSET 0x68
#define SFF_8636_VCC_HALARM_MASK RTE_BIT32(7)
#define SFF_8636_VCC_LALARM_MASK RTE_BIT32(6)
#define SFF_8636_VCC_HWARN_MASK RTE_BIT32(5)
#define SFF_8636_VCC_LWARN_MASK RTE_BIT32(4)
/*------------------------------------------------------------------------------
*
* Upper Memory Page 00h
* Serial ID - Base ID, Extended ID and Vendor Specific ID fields
*/
/* Identifier - 128 */
/* Identifier values same as Lower Memory Page 00h */
#define SFF_8636_UPPER_PAGE_0_ID_OFFSET 0x80
/* Extended Identifier - 128 */
#define SFF_8636_EXT_ID_OFFSET 0x81
#define SFF_8636_EXT_ID_PWR_CLASS_MASK 0xC0
#define SFF_8636_EXT_ID_PWR_CLASS_1 (0 << 6)
#define SFF_8636_EXT_ID_PWR_CLASS_2 (1 << 6)
#define SFF_8636_EXT_ID_PWR_CLASS_3 (2 << 6)
#define SFF_8636_EXT_ID_PWR_CLASS_4 (3 << 6)
#define SFF_8636_EXT_ID_CLIE_MASK 0x10
#define SFF_8636_EXT_ID_CLIEI_CODE_PRESENT (1 << 4)
#define SFF_8636_EXT_ID_CDR_TX_MASK 0x08
#define SFF_8636_EXT_ID_CDR_TX_PRESENT (1 << 3)
#define SFF_8636_EXT_ID_CDR_RX_MASK 0x04
#define SFF_8636_EXT_ID_CDR_RX_PRESENT (1 << 2)
#define SFF_8636_EXT_ID_EPWR_CLASS_MASK 0x03
#define SFF_8636_EXT_ID_PWR_CLASS_LEGACY 0
#define SFF_8636_EXT_ID_PWR_CLASS_5 1
#define SFF_8636_EXT_ID_PWR_CLASS_6 2
#define SFF_8636_EXT_ID_PWR_CLASS_7 3
/* Connector Values offset - 130 */
/* Values are defined under SFF_8024_CTOR */
#define SFF_8636_CTOR_OFFSET 0x82
#define SFF_8636_CTOR_UNKNOWN 0x00
#define SFF_8636_CTOR_SC 0x01
#define SFF_8636_CTOR_FC_STYLE_1 0x02
#define SFF_8636_CTOR_FC_STYLE_2 0x03
#define SFF_8636_CTOR_BNC_TNC 0x04
#define SFF_8636_CTOR_FC_COAX 0x05
#define SFF_8636_CTOR_FIBER_JACK 0x06
#define SFF_8636_CTOR_LC 0x07
#define SFF_8636_CTOR_MT_RJ 0x08
#define SFF_8636_CTOR_MU 0x09
#define SFF_8636_CTOR_SG 0x0A
#define SFF_8636_CTOR_OPT_PT 0x0B
#define SFF_8636_CTOR_MPO 0x0C
/* 0D-1Fh --- Reserved */
#define SFF_8636_CTOR_HSDC_II 0x20
#define SFF_8636_CTOR_COPPER_PT 0x21
#define SFF_8636_CTOR_RJ45 0x22
#define SFF_8636_CTOR_NO_SEPARABLE 0x23
#define SFF_8636_CTOR_MXC_2X16 0x24
/* Specification Compliance - 131-138 */
/* Ethernet Compliance Codes - 131 */
#define SFF_8636_ETHERNET_COMP_OFFSET 0x83
#define SFF_8636_ETHERNET_RSRVD RTE_BIT32(7)
#define SFF_8636_ETHERNET_10G_LRM RTE_BIT32(6)
#define SFF_8636_ETHERNET_10G_LR RTE_BIT32(5)
#define SFF_8636_ETHERNET_10G_SR RTE_BIT32(4)
#define SFF_8636_ETHERNET_40G_CR4 RTE_BIT32(3)
#define SFF_8636_ETHERNET_40G_SR4 RTE_BIT32(2)
#define SFF_8636_ETHERNET_40G_LR4 RTE_BIT32(1)
#define SFF_8636_ETHERNET_40G_ACTIVE RTE_BIT32(0)
/* SONET Compliance Codes - 132 */
#define SFF_8636_SONET_COMP_OFFSET 0x84
#define SFF_8636_SONET_40G_OTN RTE_BIT32(3)
#define SFF_8636_SONET_OC48_LR RTE_BIT32(2)
#define SFF_8636_SONET_OC48_IR RTE_BIT32(1)
#define SFF_8636_SONET_OC48_SR RTE_BIT32(0)
/* SAS/SATA Complaince Codes - 133 */
#define SFF_8636_SAS_COMP_OFFSET 0x85
#define SFF_8636_SAS_12G RTE_BIT32(6)
#define SFF_8636_SAS_6G RTE_BIT32(5)
#define SFF_8636_SAS_3G RTE_BIT32(4)
/* Gigabit Ethernet Compliance Codes - 134 */
#define SFF_8636_GIGE_COMP_OFFSET 0x86
#define SFF_8636_GIGE_1000_BASE_T RTE_BIT32(3)
#define SFF_8636_GIGE_1000_BASE_CX RTE_BIT32(2)
#define SFF_8636_GIGE_1000_BASE_LX RTE_BIT32(1)
#define SFF_8636_GIGE_1000_BASE_SX RTE_BIT32(0)
/* Fibre Channel Link length/Transmitter Tech. - 135,136 */
#define SFF_8636_FC_LEN_OFFSET 0x87
#define SFF_8636_FC_LEN_VERY_LONG RTE_BIT32(7)
#define SFF_8636_FC_LEN_SHORT RTE_BIT32(6)
#define SFF_8636_FC_LEN_INT RTE_BIT32(5)
#define SFF_8636_FC_LEN_LONG RTE_BIT32(4)
#define SFF_8636_FC_LEN_MED RTE_BIT32(3)
#define SFF_8636_FC_TECH_LONG_LC RTE_BIT32(1)
#define SFF_8636_FC_TECH_ELEC_INTER RTE_BIT32(0)
#define SFF_8636_FC_TECH_OFFSET 0x88
#define SFF_8636_FC_TECH_ELEC_INTRA RTE_BIT32(7)
#define SFF_8636_FC_TECH_SHORT_WO_OFC RTE_BIT32(6)
#define SFF_8636_FC_TECH_SHORT_W_OFC RTE_BIT32(5)
#define SFF_8636_FC_TECH_LONG_LL RTE_BIT32(4)
/* Fibre Channel Transmitter Media - 137 */
#define SFF_8636_FC_TRANS_MEDIA_OFFSET 0x89
/* Twin Axial Pair */
#define SFF_8636_FC_TRANS_MEDIA_TW RTE_BIT32(7)
/* Shielded Twisted Pair */
#define SFF_8636_FC_TRANS_MEDIA_TP RTE_BIT32(6)
/* Miniature Coax */
#define SFF_8636_FC_TRANS_MEDIA_MI RTE_BIT32(5)
/* Video Coax */
#define SFF_8636_FC_TRANS_MEDIA_TV RTE_BIT32(4)
/* Multi-mode 62.5m */
#define SFF_8636_FC_TRANS_MEDIA_M6 RTE_BIT32(3)
/* Multi-mode 50m */
#define SFF_8636_FC_TRANS_MEDIA_M5 RTE_BIT32(2)
/* Multi-mode 50um */
#define SFF_8636_FC_TRANS_MEDIA_OM3 RTE_BIT32(1)
/* Single Mode */
#define SFF_8636_FC_TRANS_MEDIA_SM RTE_BIT32(0)
/* Fibre Channel Speed - 138 */
#define SFF_8636_FC_SPEED_OFFSET 0x8A
#define SFF_8636_FC_SPEED_1200_MBPS RTE_BIT32(7)
#define SFF_8636_FC_SPEED_800_MBPS RTE_BIT32(6)
#define SFF_8636_FC_SPEED_1600_MBPS RTE_BIT32(5)
#define SFF_8636_FC_SPEED_400_MBPS RTE_BIT32(4)
#define SFF_8636_FC_SPEED_200_MBPS RTE_BIT32(2)
#define SFF_8636_FC_SPEED_100_MBPS RTE_BIT32(0)
/* Encoding - 139 */
/* Values are defined under SFF_8024_ENCODING */
#define SFF_8636_ENCODING_OFFSET 0x8B
#define SFF_8636_ENCODING_MANCHESTER 0x06
#define SFF_8636_ENCODING_64B66B 0x05
#define SFF_8636_ENCODING_SONET 0x04
#define SFF_8636_ENCODING_NRZ 0x03
#define SFF_8636_ENCODING_4B5B 0x02
#define SFF_8636_ENCODING_8B10B 0x01
#define SFF_8636_ENCODING_UNSPEC 0x00
/* BR, Nominal - 140 */
#define SFF_8636_BR_NOMINAL_OFFSET 0x8C
/* Extended RateSelect - 141 */
#define SFF_8636_EXT_RS_OFFSET 0x8D
#define SFF_8636_EXT_RS_V1 RTE_BIT32(0)
/* Length (Standard SM Fiber)-km - 142 */
#define SFF_8636_SM_LEN_OFFSET 0x8E
/* Length (OM3)-Unit 2m - 143 */
#define SFF_8636_OM3_LEN_OFFSET 0x8F
/* Length (OM2)-Unit 1m - 144 */
#define SFF_8636_OM2_LEN_OFFSET 0x90
/* Length (OM1)-Unit 1m - 145 */
#define SFF_8636_OM1_LEN_OFFSET 0x91
/* Cable Assembly Length -Unit 1m - 146 */
#define SFF_8636_CBL_LEN_OFFSET 0x92
/* Device Technology - 147 */
#define SFF_8636_DEVICE_TECH_OFFSET 0x93
/* Transmitter Technology */
#define SFF_8636_TRANS_TECH_MASK 0xF0
/* Copper cable, linear active equalizers */
#define SFF_8636_TRANS_COPPER_LNR_EQUAL (15 << 4)
/* Copper cable, near end limiting active equalizers */
#define SFF_8636_TRANS_COPPER_NEAR_EQUAL (14 << 4)
/* Copper cable, far end limiting active equalizers */
#define SFF_8636_TRANS_COPPER_FAR_EQUAL (13 << 4)
/* Copper cable, near & far end limiting active equalizers */
#define SFF_8636_TRANS_COPPER_LNR_FAR_EQUAL (12 << 4)
/* Copper cable, passive equalized */
#define SFF_8636_TRANS_COPPER_PAS_EQUAL (11 << 4)
/* Copper cable, unequalized */
#define SFF_8636_TRANS_COPPER_PAS_UNEQUAL (10 << 4)
/* 1490 nm DFB */
#define SFF_8636_TRANS_1490_DFB (9 << 4)
/* Others */
#define SFF_8636_TRANS_OTHERS (8 << 4)
/* 1550 nm EML */
#define SFF_8636_TRANS_1550_EML (7 << 4)
/* 1310 nm EML */
#define SFF_8636_TRANS_1310_EML (6 << 4)
/* 1550 nm DFB */
#define SFF_8636_TRANS_1550_DFB (5 << 4)
/* 1310 nm DFB */
#define SFF_8636_TRANS_1310_DFB (4 << 4)
/* 1310 nm FP */
#define SFF_8636_TRANS_1310_FP (3 << 4)
/* 1550 nm VCSEL */
#define SFF_8636_TRANS_1550_VCSEL (2 << 4)
/* 1310 nm VCSEL */
#define SFF_8636_TRANS_1310_VCSEL (1 << 4)
/* 850 nm VCSEL */
#define SFF_8636_TRANS_850_VCSEL (0 << 4)
/* Active/No wavelength control */
#define SFF_8636_DEV_TECH_ACTIVE_WAVE_LEN RTE_BIT32(3)
/* Cooled transmitter */
#define SFF_8636_DEV_TECH_COOL_TRANS RTE_BIT32(2)
/* APD/Pin Detector */
#define SFF_8636_DEV_TECH_APD_DETECTOR RTE_BIT32(1)
/* Transmitter tunable */
#define SFF_8636_DEV_TECH_TUNABLE RTE_BIT32(0)
/* Vendor Name - 148-163 */
#define SFF_8636_VENDOR_NAME_START_OFFSET 0x94
#define SFF_8636_VENDOR_NAME_END_OFFSET 0xA3
/* Extended Module Codes - 164 */
#define SFF_8636_EXT_MOD_CODE_OFFSET 0xA4
#define SFF_8636_EXT_MOD_INFINIBAND_EDR RTE_BIT32(4)
#define SFF_8636_EXT_MOD_INFINIBAND_FDR RTE_BIT32(3)
#define SFF_8636_EXT_MOD_INFINIBAND_QDR RTE_BIT32(2)
#define SFF_8636_EXT_MOD_INFINIBAND_DDR RTE_BIT32(1)
#define SFF_8636_EXT_MOD_INFINIBAND_SDR RTE_BIT32(0)
/* Vendor OUI - 165-167 */
#define SFF_8636_VENDOR_OUI_OFFSET 0xA5
#define SFF_8636_VENDOR_OUI_LEN 3
/* Vendor OUI - 165-167 */
#define SFF_8636_VENDOR_PN_START_OFFSET 0xA8
#define SFF_8636_VENDOR_PN_END_OFFSET 0xB7
/* Vendor Revision - 184-185 */
#define SFF_8636_VENDOR_REV_START_OFFSET 0xB8
#define SFF_8636_VENDOR_REV_END_OFFSET 0xB9
/* Wavelength - 186-187 */
#define SFF_8636_WAVELEN_HIGH_BYTE_OFFSET 0xBA
#define SFF_8636_WAVELEN_LOW_BYTE_OFFSET 0xBB
/* Wavelength Tolerance- 188-189 */
#define SFF_8636_WAVE_TOL_HIGH_BYTE_OFFSET 0xBC
#define SFF_8636_WAVE_TOL_LOW_BYTE_OFFSET 0xBD
/* Max case temp - Other than 70 C - 190 */
#define SFF_8636_MAXCASE_TEMP_OFFSET 0xBE
/* CC_BASE - 191 */
#define SFF_8636_CC_BASE_OFFSET 0xBF
/* Option Values - 192-195 */
#define SFF_8636_OPTION_1_OFFSET 0xC0
#define SFF_8636_ETHERNET_UNSPECIFIED 0x00
#define SFF_8636_ETHERNET_100G_AOC 0x01
#define SFF_8636_ETHERNET_100G_SR4 0x02
#define SFF_8636_ETHERNET_100G_LR4 0x03
#define SFF_8636_ETHERNET_100G_ER4 0x04
#define SFF_8636_ETHERNET_100G_SR10 0x05
#define SFF_8636_ETHERNET_100G_CWDM4_FEC 0x06
#define SFF_8636_ETHERNET_100G_PSM4 0x07
#define SFF_8636_ETHERNET_100G_ACC 0x08
#define SFF_8636_ETHERNET_100G_CWDM4_NO_FEC 0x09
#define SFF_8636_ETHERNET_100G_RSVD1 0x0A
#define SFF_8636_ETHERNET_100G_CR4 0x0B
#define SFF_8636_ETHERNET_25G_CR_CA_S 0x0C
#define SFF_8636_ETHERNET_25G_CR_CA_N 0x0D
#define SFF_8636_ETHERNET_40G_ER4 0x10
#define SFF_8636_ETHERNET_4X10_SR 0x11
#define SFF_8636_ETHERNET_40G_PSM4 0x12
#define SFF_8636_ETHERNET_G959_P1I1_2D1 0x13
#define SFF_8636_ETHERNET_G959_P1S1_2D2 0x14
#define SFF_8636_ETHERNET_G959_P1L1_2D2 0x15
#define SFF_8636_ETHERNET_10GT_SFI 0x16
#define SFF_8636_ETHERNET_100G_CLR4 0x17
#define SFF_8636_ETHERNET_100G_AOC2 0x18
#define SFF_8636_ETHERNET_100G_ACC2 0x19
#define SFF_8636_OPTION_2_OFFSET 0xC1
/* Rx output amplitude */
#define SFF_8636_O2_RX_OUTPUT_AMP RTE_BIT32(0)
#define SFF_8636_OPTION_3_OFFSET 0xC2
/* Rx Squelch Disable */
#define SFF_8636_O3_RX_SQL_DSBL RTE_BIT32(3)
/* Rx Output Disable capable */
#define SFF_8636_O3_RX_OUTPUT_DSBL RTE_BIT32(2)
/* Tx Squelch Disable */
#define SFF_8636_O3_TX_SQL_DSBL RTE_BIT32(1)
/* Tx Squelch Impl */
#define SFF_8636_O3_TX_SQL_IMPL RTE_BIT32(0)
#define SFF_8636_OPTION_4_OFFSET 0xC3
/* Memory Page 02 present */
#define SFF_8636_O4_PAGE_02_PRESENT RTE_BIT32(7)
/* Memory Page 01 present */
#define SFF_8636_O4_PAGE_01_PRESENT RTE_BIT32(6)
/* Rate Select implemented */
#define SFF_8636_O4_RATE_SELECT RTE_BIT32(5)
/* Tx_DISABLE implemented */
#define SFF_8636_O4_TX_DISABLE RTE_BIT32(4)
/* Tx_FAULT implemented */
#define SFF_8636_O4_TX_FAULT RTE_BIT32(3)
/* Tx Squelch implemented */
#define SFF_8636_O4_TX_SQUELCH RTE_BIT32(2)
/* Tx Loss of Signal */
#define SFF_8636_O4_TX_LOS RTE_BIT32(1)
/* Vendor SN - 196-211 */
#define SFF_8636_VENDOR_SN_START_OFFSET 0xC4
#define SFF_8636_VENDOR_SN_END_OFFSET 0xD3
/* Vendor Date - 212-219 */
#define SFF_8636_DATE_YEAR_OFFSET 0xD4
#define SFF_8636_DATE_YEAR_LEN 2
#define SFF_8636_DATE_MONTH_OFFSET 0xD6
#define SFF_8636_DATE_MONTH_LEN 2
#define SFF_8636_DATE_DAY_OFFSET 0xD8
#define SFF_8636_DATE_DAY_LEN 2
#define SFF_8636_DATE_VENDOR_LOT_OFFSET 0xDA
#define SFF_8636_DATE_VENDOR_LOT_LEN 2
/* Diagnostic Monitoring Type - 220 */
#define SFF_8636_DIAG_TYPE_OFFSET 0xDC
#define SFF_8636_RX_PWR_TYPE_MASK 0x8
#define SFF_8636_RX_PWR_TYPE_AVG_PWR RTE_BIT32(3)
#define SFF_8636_RX_PWR_TYPE_OMA (0 << 3)
#define SFF_8636_TX_PWR_TYPE_MASK 0x4
#define SFF_8636_TX_PWR_TYPE_AVG_PWR RTE_BIT32(2)
/* Enhanced Options - 221 */
#define SFF_8636_ENH_OPTIONS_OFFSET 0xDD
#define SFF_8636_RATE_SELECT_EXT_SUPPORT RTE_BIT32(3)
#define SFF_8636_RATE_SELECT_APP_TABLE_SUPPORT RTE_BIT32(2)
/* Check code - 223 */
#define SFF_8636_CC_EXT_OFFSET 0xDF
#define SFF_8636_CC_EXT_LEN 1
/*------------------------------------------------------------------------------
*
* Upper Memory Page 03h
* Contains module thresholds, channel thresholds and masks,
* and optional channel controls
*
* Offset - Page Num(3) * PageSize(0x80) + Page offset
*/
/* Module Thresholds (48 Bytes) 128-175 */
/* MSB at low address, LSB at high address */
#define SFF_8636_TEMP_HALRM 0x200
#define SFF_8636_TEMP_LALRM 0x202
#define SFF_8636_TEMP_HWARN 0x204
#define SFF_8636_TEMP_LWARN 0x206
#define SFF_8636_VCC_HALRM 0x210
#define SFF_8636_VCC_LALRM 0x212
#define SFF_8636_VCC_HWARN 0x214
#define SFF_8636_VCC_LWARN 0x216
#define SFF_8636_RX_PWR_HALRM 0x230
#define SFF_8636_RX_PWR_LALRM 0x232
#define SFF_8636_RX_PWR_HWARN 0x234
#define SFF_8636_RX_PWR_LWARN 0x236
#define SFF_8636_TX_BIAS_HALRM 0x238
#define SFF_8636_TX_BIAS_LALRM 0x23A
#define SFF_8636_TX_BIAS_HWARN 0x23C
#define SFF_8636_TX_BIAS_LWARN 0x23E
#define SFF_8636_TX_PWR_HALRM 0x240
#define SFF_8636_TX_PWR_LALRM 0x242
#define SFF_8636_TX_PWR_HWARN 0x244
#define SFF_8636_TX_PWR_LWARN 0x246
#define ETH_MODULE_SFF_8636_MAX_LEN 640
#define ETH_MODULE_SFF_8436_MAX_LEN 640
#endif /* _SFF_8636_H_ */
|