File: fold-vec-shift-longlong.c

package info (click to toggle)
gcc-arm-none-eabi 15%3A12.2.rel1-1
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 959,712 kB
  • sloc: cpp: 3,275,382; ansic: 2,061,766; ada: 840,956; f90: 208,513; makefile: 76,132; asm: 73,433; xml: 50,448; exp: 34,146; sh: 32,436; objc: 15,637; fortran: 14,012; python: 11,991; pascal: 6,787; awk: 4,779; perl: 3,054; yacc: 338; ml: 285; lex: 201; haskell: 122
file content (63 lines) | stat: -rw-r--r-- 1,537 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
/* Verify that overloaded built-ins for vec_sl with long long
   inputs produce the right results.  */

/* { dg-do compile } */
/* { dg-require-effective-target powerpc_p8vector_ok } */
/* { dg-options "-mpower8-vector -O2" } */

#include <altivec.h>

vector signed long long
testsl_signed (vector signed long long x, vector unsigned long long y)
{
  return vec_sl (x, y);
}

vector unsigned long long
testsl_unsigned (vector unsigned long long x, vector unsigned long long y)
{
  return vec_sl (x, y);
}

vector signed long long
testsr_signed (vector signed long long x, vector unsigned long long y)
{
  return vec_sr (x, y);
}

vector unsigned long long
testsr_unsigned (vector unsigned long long x, vector unsigned long long y)
{
  return vec_sr (x, y);
}

vector signed long long
testsra_signed (vector signed long long x, vector unsigned long long y)
{
  return vec_sra (x, y);
}

/* watch for PR 79544 here (vsrd / vsrad issue) */
vector unsigned long long
testsra_unsigned (vector unsigned long long x, vector unsigned long long y)
{
  return vec_sra (x, y);
}

vector signed long long
testrl_signed (vector signed long long x, vector unsigned long long y)
{
  return vec_rl (x, y);
}

vector unsigned long long
testrl_unsigned (vector unsigned long long x, vector unsigned long long y)
{
  return vec_rl (x, y);
}

/* { dg-final { scan-assembler-times "vsld" 2 } } */
/* { dg-final { scan-assembler-times "vsrd" 2 } } */
/* { dg-final { scan-assembler-times "vsrad" 2 } } */
/* { dg-final { scan-assembler-times "vrld" 2 } } */