1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
|
/* { dg-do compile { target lp64 } } */
/* { dg-require-effective-target powerpc_p9vector_ok } */
/* { dg-options "-mdejagnu-cpu=power9 -O2" } */
/* Verify that the XXBR{H,W} instructions are generated if the value is
forced to be in a vector register, and XXBRD is generated all of the
time for register bswap64's. */
unsigned short
do_bswap16_mem (unsigned short *p)
{
return __builtin_bswap16 (*p); /* LHBRX. */
}
unsigned short
do_bswap16_reg (unsigned short a)
{
return __builtin_bswap16 (a); /* gpr sequences. */
}
void
do_bswap16_store (unsigned short *p, unsigned short a)
{
*p = __builtin_bswap16 (a); /* STHBRX. */
}
unsigned short
do_bswap16_vect (unsigned short a)
{
__asm__ (" # %x0" : "+v" (a));
return __builtin_bswap16 (a); /* XXBRW. */
}
unsigned int
do_bswap32_mem (unsigned int *p)
{
return __builtin_bswap32 (*p); /* LWBRX. */
}
unsigned int
do_bswap32_reg (unsigned int a)
{
return __builtin_bswap32 (a); /* gpr sequences. */
}
void
do_bswap32_store (unsigned int *p, unsigned int a)
{
*p = __builtin_bswap32 (a); /* STWBRX. */
}
unsigned int
do_bswap32_vect (unsigned int a)
{
__asm__ (" # %x0" : "+v" (a));
return __builtin_bswap32 (a); /* XXBRW. */
}
unsigned long
do_bswap64_mem (unsigned long *p)
{
return __builtin_bswap64 (*p); /* LDBRX. */
}
unsigned long
do_bswap64_reg (unsigned long a)
{
return __builtin_bswap64 (a); /* gpr sequences. */
}
void
do_bswap64_store (unsigned long *p, unsigned int a)
{
*p = __builtin_bswap64 (a); /* STDBRX. */
}
double
do_bswap64_double (unsigned long a)
{
return (double) __builtin_bswap64 (a); /* XXBRD. */
}
unsigned long
do_bswap64_vect (unsigned long a)
{
__asm__ (" # %x0" : "+v" (a)); /* XXBRD. */
return __builtin_bswap64 (a);
}
/* Make sure XXBR{H,W,D} is not generated by default. */
/* { dg-final { scan-assembler-times "xxbrd" 3 } } */
/* { dg-final { scan-assembler-times "xxbrh" 1 } } */
/* { dg-final { scan-assembler-times "xxbrw" 1 } } */
/* { dg-final { scan-assembler-times "ldbrx" 1 } } */
/* { dg-final { scan-assembler-times "lhbrx" 1 } } */
/* { dg-final { scan-assembler-times "lwbrx" 1 } } */
/* { dg-final { scan-assembler-times "stdbrx" 1 } } */
/* { dg-final { scan-assembler-times "sthbrx" 1 } } */
/* { dg-final { scan-assembler-times "stwbrx" 1 } } */
|