File: p9-extract-3.c

package info (click to toggle)
gcc-arm-none-eabi 15%3A8-2019-q3-1
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 571,828 kB
  • sloc: ansic: 2,937,651; cpp: 881,644; ada: 597,189; makefile: 65,528; asm: 56,499; xml: 46,621; exp: 24,747; sh: 19,684; python: 7,256; pascal: 4,370; awk: 3,497; perl: 2,695; yacc: 316; ml: 285; f90: 234; lex: 198; objc: 194; haskell: 119
file content (108 lines) | stat: -rw-r--r-- 2,567 bytes parent folder | download | duplicates (4)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
/* { dg-do compile { target { powerpc64*-*-* && lp64 } } } */
/* { dg-skip-if "do not override -mcpu" { powerpc*-*-* } { "-mcpu=*" } { "-mcpu=power9" } } */
/* { dg-require-effective-target powerpc_p9vector_ok } */
/* { dg-options "-mcpu=power9 -O2" } */

/* Test that under ISA 3.0 (-mcpu=power9), the compiler optimizes conversion to
   double after a vec_extract to use the VEXTRACTU{B,H} or XXEXTRACTUW
   instructions (which leaves the result in a vector register), and not the
   VEXTU{B,H,W}{L,R}X instructions (which needs a direct move to do the floating
   point conversion).  */

#include <altivec.h>

double
fpcvt_int_0 (vector int a)
{
  int b = vec_extract (a, 0);
  return (double)b;
}

double
fpcvt_int_3 (vector int a)
{
  int b = vec_extract (a, 3);
  return (double)b;
}

double
fpcvt_uint_0 (vector unsigned int a)
{
  unsigned int b = vec_extract (a, 0);
  return (double)b;
}

double
fpcvt_uint_3 (vector unsigned int a)
{
  unsigned int b = vec_extract (a, 3);
  return (double)b;
}

double
fpcvt_short_0 (vector short a)
{
  short b = vec_extract (a, 0);
  return (double)b;
}

double
fpcvt_short_7 (vector short a)
{
  short b = vec_extract (a, 7);
  return (double)b;
}

double
fpcvt_ushort_0 (vector unsigned short a)
{
  unsigned short b = vec_extract (a, 0);
  return (double)b;
}

double
fpcvt_ushort_7 (vector unsigned short a)
{
  unsigned short b = vec_extract (a, 7);
  return (double)b;
}

double
fpcvt_schar_0 (vector signed char a)
{
  signed char b = vec_extract (a, 0);
  return (double)b;
}

double
fpcvt_schar_15 (vector signed char a)
{
  signed char b = vec_extract (a, 15);
  return (double)b;
}

double
fpcvt_uchar_0 (vector unsigned char a)
{
  unsigned char b = vec_extract (a, 0);
  return (double)b;
}

double
fpcvt_uchar_15 (vector unsigned char a)
{
  signed char b = vec_extract (a, 15);
  return (double)b;
}

/* { dg-final { scan-assembler     "vextractu\[bh\] "    } } */
/* { dg-final { scan-assembler     "vexts\[bh\]2d "      } } */
/* { dg-final { scan-assembler     "vspltw "             } } */
/* { dg-final { scan-assembler     "xscvsxddp "          } } */
/* { dg-final { scan-assembler     "xvcvsxwdp "          } } */
/* { dg-final { scan-assembler     "xvcvuxwdp "          } } */
/* { dg-final { scan-assembler-not "exts\[bhw\] "        } } */
/* { dg-final { scan-assembler-not "stxv"                } } */
/* { dg-final { scan-assembler-not "m\[ft\]vsrd "        } } */
/* { dg-final { scan-assembler-not "m\[ft\]vsrw\[az\] "  } } */
/* { dg-final { scan-assembler-not "l\[hw\]\[az\] "      } } */