1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
|
.. program:: ghdl
.. _USING:Invoking:
Invoking GHDL
#############
The form of the :program:`ghdl` command is ``ghdl command [options...]``.
There are multiple available commands, but these general rules apply:
* The first argument selects the command.
The options are used to slightly modify the action.
* No option is allowed before the command.
Except for the run command, no option is allowed after a filename or a unit name.
.. HINT::
If the number of options is large and the command line length is beyond the system limit, you can use a response file.
An argument that starts with a ``@`` is considered as a response file; it is replaced by arguments read from the file
(separated by blanks and end of line).
.. HINT::
Only the most common commands and options are shown here. For the most advanced and experimental features see section
:ref:`REF:Command`.
.. WARNING::
During analysis and elaboration GHDL may read the ``std`` and ``ieee`` files.
The location of these files is based on the prefix, which is (in order of priority):
* the :option:`--PREFIX` command line option
* the :envvar:`GHDL_PREFIX` environment variable
* a built-in default path. It is a hard-coded path on GNU/Linux, and it corresponds to the value of the
``HKLM\Software\Ghdl\Install_Dir`` registry entry on Windows.
You should use the :option:`--disp-config` command to display and debug installation problems.
Design building commands
========================
The most commonly used commands of GHDL are those to analyze and elaborate a design.
.. index:: cmd analysis
.. _Analysis:command:
Analysis [``-a``]
-----------------
.. option:: -a <[options...] file...>
Analyzes/compiles one or more files, and creates an object file for each source file.
Any argument starting with a dash is an option, the others are filenames.
No options are allowed after a filename argument.
GHDL analyzes each filename in the given order, and stops the analysis in case of error (remaining files are not
analyzed).
See :ref:`GHDL:options`, for details on the GHDL options.
For example, to produce debugging information such as line numbers, use: ``ghdl -a -g my_design.vhdl``.
.. index:: cmd elaboration
.. _Elaboration:command:
Elaboration [``-e``]
--------------------
.. option:: -e <[options...] [library.]top_unit [arch]>
Re-analyzes all the configurations, entities, architectures and package declarations, and creates the default
configurations and the default binding indications according to the LRM rules.
It also generates the list of object files required for the executable.
Then, it links all these files with the runtime library (GRT).
The elaboration command, :option:`-e`, must be followed by a ``top_unit`` name denoting either of:
* a configuration unit
* an entity unit
* an entity unit followed by a secondary unit (the name of an architecture unit)
* Name of the top units can be either a simple name (without dots), or the name of a logical library followed by a dot
and a simple name.
The latter is equivalent to using :option:`--work=NAME <--work>` described in :ref:`GHDL:options`:
``-e <[options...] --work=library top_unit [arch]>``.
It selects the name of the library to be used as ``WORK``.
See section :ref:`Top_entity`, for the restrictions on the root/top unit of a hierarchy.
* Name of the secondary units must be a simple name; they cannot contain any dot.
With regard to the artifacts:
* If the GCC/LLVM backend was enabled during the compilation of GHDL, the elaboration command creates an executable
containing the code of the VHDL sources, the elaboration code and simulation code for executing a design hierarchy.
The executable is created in the current directory and the the filename is the name of the primary unit, or for the
latter case, the concatenation of the name of the primary unit, a dash, and the name of the secondary unit.
Option ``-o`` followed by a filename can override the default executable filename.
* If mcode is used, this command elaborates the design but does not generate anything.
Since the run command also elaborates the design, this can be skipped.
.. WARNING::
This elaboration command is not a complete elaboration in terms of the VHDL standard.
The actual elaboration is performed at runtime.
Therefore, in order to get a complete VHDL elaboration without running the simulation, ``ghdl --elab-run --no-run``
is required.
See :option:`--no-run`.
.. index:: cmd run
.. _Run:command:
Run [``-r``]
------------
.. option:: -r <[options...] [library.]top_unit [arch] [simulation_options...]>
Runs/simulates a design.
Two sets of options are accepted, both of them being separated by ``[library.]top_unit [arch]``.
For the first set, ``options...``, arguments are the same as for the :ref:`elaboration command <Elaboration:command>`.
For the second set, ``simulation_options...``, arguments are defined in :ref:`USING:Simulation`.
* GGC/LLVM: the filename of the executable is determined and it is executed.
Elaboration options are ignored.
You may also directly execute the program.
The executable must be in the current directory.
* mcode: the design is elaborated and the simulation is launched.
As a consequence, you must use the same options used during analysis.
This command exists for three reasons:
* It works with mcode implementation, where the executable code is generated in memory.
* You are using GCC/LLVM, but you don't need to create the executable program name.
* It is coherent with the :option:`-a` and :option:`-e` commands.
.. index:: cmd elaborate and run
.. _elab_and_run:command:
Elaborate and run [``--elab-run``]
----------------------------------
.. option:: --elab-run <[options...] [library.]top_unit [arch] [simulation_options...]>
Acts like the elaboration command followed by the run command.
Note that this command accepts two sets of options.
See :option:`-e`, :option:`-r` and :ref:`USING:Simulation`.
.. index:: cmd checking syntax
Check syntax [``-s``]
---------------------
.. option:: -s <[options...] file...>
Analyze files but do not generate code.
This command may be used to check the syntax of files.
It does not update the library.
.. index:: cmd analyze and elaborate
Analyze and elaborate [``-c``]
------------------------------
.. option:: -c <[options...] file... -<e|r> top_unit [arch]>
.. HINT::
With GCC/LLVM, :option:`-e` should be used, and :option:`-r` with mcode.
The files are first parsed, and then a elaboration is performed, which drives an analysis.
Effectively, analysis and elaboration are combined, but there is no explicit call to :option:`-a`.
With GCC/LLVM, code is generated during the elaboration.
With mcode, the simulation is launched after the elaboration.
All the units of the files are put into the `work` library.
But, the work library is neither read from disk nor saved.
Therefore, you must give all the files of the `work` library your design needs.
The advantages over the traditional approach (analyze and then elaborate) are:
* The compilation cycle is achieved in one command.
* Since the files are only parsed once, the compilation cycle may be faster.
* You don't need to know an analysis order.
* This command produces a smaller executable, since unused units and subprograms do not generate code.
.. HINT::
However, you should know that most of the time is spent in code generation and the analyze and elaborate command
generates code for all units needed, even units of ``std`` and ``ieee`` libraries.
Therefore, according to the design, the time for this command may be higher than the time for the analyze command
followed by the elaborate command.
.. WARNING::
This command is still under development. In case of problems, you should go back to the traditional way.
Design rebuilding commands
==========================
Analyzing and elaborating a design consisting of several files can be tricky, due to dependencies.
GHDL has a few commands for rebuilding a design.
.. index:: cmd importing files
.. _Import:command:
Import [``-i``]
---------------
.. option:: -i <[options...] file...>
All the files specified in the command line are scanned, parsed and added into the libraries but as not yet analyzed.
No object files are created.
Its purpose is to localize design units in the design files.
The make command will then be able to recursively build a hierarchy from an entity name or a configuration name.
.. HINT::
* Note that all the files are added to the work library.
If you have many libraries, you must use the command for each library.
* Since the files are parsed, there must be correct files.
However, since they are not analyzed, many errors are tolerated by this command.
See :option:`-m`, to actually build the design.
See also :option:`--elab-order`, for retrieving the compilation order guessed recursively.
.. index:: cmd elaboration order
Elab-order [``--elab-order``]
-----------------------------
.. option:: --elab-order <[options...] [library.]top_unit [arch]>
Print the list of sources required for elaborating a unit, in order
for them to be analyzed without dependency issues. This is expected
to be used after :option:`-i`, or for retrieving the order for some
unit analyzed through third-party scripts.
With the :option:`--libraries` option, each line contains first the
library name followed by the file name.
Without the :option:`--libraries` option, the list does not include
information about the logical library names where each source needs
to be analyzed. Hence, it is useful when all sources belong
to the same ``WORK`` library.
.. index:: cmd make
.. _Make:command:
Make [``-m``]
-------------
.. option:: -m <[options...] [library.]top_unit [arch]>
Analyze automatically outdated files and elaborate a design.
The primary unit denoted by the ``[library.]top_unit`` argument must already be known by the system, either because you
have already analyzed it (even if you have modified it) or because you have imported it.
A file may be outdated because it has been modified (e.g. you have just edited it), or because a design unit contained
in the file depends on a unit which is outdated.
This rule is recursive.
* With option ``--bind``, GHDL will stop before the final linking step.
This is useful when the main entry point is not GHDL and you're linking GHDL object files into a foreign program.
* With option ``-f`` (force), GHDL analyzes all the units of the work library needed to create the design hierarchy.
Outdated units are recompiled.
This is useful if you want to compile a design hierarchy with new compilation flags (for example, to add the ``-g``
debugging option).
.. IMPORTANT::
The make command will only re-analyze design units in the work library.
GHDL fails if it has to analyze an outdated unit from another library.
The purpose of this command is to be able to compile a design without prior knowledge of file order.
In the VHDL model, some units must be analyzed before others (e.g. an entity before its architecture).
It might be a nightmare to analyze a full design of several files if you don't have the ordered list of files.
This command computes an analysis order.
The make command fails when a unit was not previously parsed.
For example, if you split a file containing several design units into several files, you must either import these new
files or analyze them so that GHDL knows in which file these units are.
The make command imports files which have been modified.
Then, a design hierarchy is internally built as if no units are outdated.
Then, all outdated design units, using the dependencies of the design hierarchy, are analyzed.
If necessary, the design hierarchy is elaborated.
.. HINT::
This is not perfect, since the default architecture (the most recently analyzed one) may change while outdated design
files are analyzed.
In such a case, re-run the make command of GHDL.
.. index:: cmd generate makefile
Generate Makefile [``--gen-makefile``]
--------------------------------------
.. option:: --gen-makefile <[options...] [library.]top_unit [arch]>
This command works like the make command (see :option:`-m`), but only a makefile is generated on the standard output.
.. index:: --gen-depends command
Generate dependency file command [``--gen-depends``]
----------------------------------------------------
.. option:: --gen-depends <[options...] [library.]top_unit [arch]>
Generate a Makefile containing only dependencies to build a design unit.
This command works like the make and gen-makefile commands (see
:option:`-m`), but instead of a full makefile only dependencies
without rules are generated on the standard output. These rules can
then be integrated in another Makefile.
This command is not available with the mcode backend.
.. _GHDL:options:
Options
=======
.. index:: IEEE 1164
.. index:: 1164
.. index:: IEEE 1076.3
.. index:: 1076.3
.. index:: WORK library
.. option:: --work=<LIB_NAME>
Specify the name of the ``WORK`` library. Analyzed units are always placed in the library logically named ``WORK``.
With this option, you can set its name.
By default, the name is ``work``.
`GHDL` checks whether ``WORK`` is a valid identifier.
Although being more or less supported, the ``WORK`` identifier should not be an extended identifier, since the
filesystem may prevent it from working correctly (due to case sensitivity or forbidden characters in filenames).
.. ATTENTION::
`VHDL` rules forbid you from adding units to the ``std`` library.
Furthermore, you should not put units in the ``ieee`` library.
.. HINT::
Since `849a25e0 <https://github.com/ghdl/ghdl/commit/849a25e02cfb359e3d9313060156b0643495548b>`__, this option can
be alternatively provided to several commands by prepending the library name to the top unit name.
See, for instance, :option:`-e`.
.. option:: --workdir=<DIR>
Specify the directory where the ``WORK`` library is located.
When this option is not present, the ``WORK`` library is in the current directory.
The object files created by the compiler are always placed in the same directory as the ``WORK`` library.
Use option :option:`-P <-P>` to specify where libraries other than ``WORK`` are placed.
.. option:: --std=<STANDARD>
Specify the standard to use. By default, the standard is ``93c``, which means VHDL-93 with relaxed rules.
For details on ``STANDARD`` values see section :ref:`VHDL_standards`.
.. IMPORTANT:: This option resets the effect of :option:`-frelaxed`, so it should be the first option.
.. option:: -fsynopsys
Allow the use of synopsys non-standard packages (``std_logic_arith``, ``std_logic_signed``, ``std_logic_unsigned``,
``std_logic_textio``).
These packages are present in the ieee library but without this option it's an error to use them.
The synopsys packages were created by some companies, and are popular.
However they are not standard packages, and have been placed in the `IEEE` library without the permission from the
``ieee``.
.. option:: --ieee=<IEEE_VAR>
.. index:: ieee library
.. index:: synopsys library
Select the ``IEEE`` library to use. ``IEEE_VAR`` must be one of:
none
Do not supply an `IEEE` library. Any library clause with the ``IEEE`` identifier will fail, unless you have created
your own library with the `IEEE` name.
standard
Supply an `IEEE` library containing only packages defined by ``ieee`` standards.
Currently, there are the multivalue logic system package ``std_logic_1164`` defined by IEEE 1164, the synthesis
packages ``numeric_bit`` and ``numeric_std`` defined by IEEE 1076.3, and the ``vital`` packages ``vital_timing`` and
``vital_primitives``, defined by IEEE 1076.4.
The version of these packages is defined by the VHDL standard used.
See section :ref:`VITAL_packages`, for more details.
synopsys
This option is now deprecated.
It is equivalent to ``--ieee=standard`` and ``-fsynopsys``.
To avoid errors, you must use the same `IEEE` library for all units of your design, and during elaboration.
.. option:: -P<DIRECTORY>
Add `DIRECTORY` to the end of the list of directories to be searched for library files.
A library is searched in `DIRECTORY` and also in `DIRECTORY/LIB/vVV` (where `LIB` is the name of the library and `VV`
the vhdl standard).
The `WORK` library is always searched in the path specified by the :option:`--workdir` option, or in the current
directory if the latter option is not specified.
.. option:: -fexplicit
When two operators are overloaded, give preference to the explicit declaration.
This may be used to avoid the most common pitfall of the ``std_logic_arith`` package.
See section :ref:`IEEE_library_pitfalls`, for an example.
.. WARNING::
This option is not set by default.
We don't think this option is a good feature, because it breaks the encapsulation rule.
When set, an operator can be silently overridden in another package.
You'd do better to fix your design and use the ``numeric_std`` package.
.. option:: -frelaxed
.. option:: -frelaxed-rules
.. IMPORTANT:: The effects of this option are reset by :option:`--std`, so it should be placed *after* that option.
Slightly relax some rules to be compatible with various other simulators or synthesizers:
* VHDL-87 file declarations are accepted;
* Default binding indication rules of VHDL-02 are used. Default binding rules are often used, but they are
particularly obscure before VHDL-02.
* Allow a subprogram body to match its declaration when the argument lists are semantically identical but
do not satisfy formal rules (e.g when a function declaration uses the keyword ``in`` for an
argument but its body does not).
* Within an object declaration, allow references to the name (which references the hidden declaration).
This ignores the error in the following code:
.. code-block:: VHDL
package pkg1 is
type state is (state1, state2, state3);
end pkg1;
use work.pkg1.all;
package pkg2 is
constant state1 : state := state1;
end pkg2;
Some code (such as Xilinx packages) have such constructs, which are invalid.
(The scope of the ``state1`` constant starts at the `constant` keyword.
Because the constant ``state1`` and the enumeration literal ``state1`` are homographs, the enumeration literal is
hidden in the immediate scope of the constant).
This option also relaxes the rules about pure functions.
Violations result in warnings instead of errors.
.. option:: -fpsl
Enable parsing of PSL assertions within comments.
See section :ref:`PSL_implementation` for more details.
.. option:: --mb-comments, -C
Allow UTF8 or multi-bytes chars in a comment.
According to the VHDL standards before 2002, the only characters allowed in a source file (and that includes the
comments) are the graphical characters of the ISO 8859-1 character set.
This is incompatible with comments using UTF-8 or some other encoding.
This option lift this restriction.
.. option:: --syn-binding
Use synthesizer rules for component binding.
During elaboration, if a component is not bound to an entity using VHDL LRM rules, try to find in any known library an
entity whose name is the same as the component name.
This rule is known as the synthesizer rule.
There are two key points: normal VHDL LRM rules are tried first and entities are searched only in known libraries.
A known library is a library which has been named in your design.
This option is only useful during elaboration.
.. option:: --format=<FORMAT>
Define the output format of some options, such as :option:`--pp-html` or :option:`--xref-html`.
* By default or when :option:`--format=html2 <--format>` is specified, generated files follow the HTML 2.0 standard,
and colours are specified with `<FONT>` tags.
However, colours are hard-coded.
* If :option:`--format=css <--format>` is specified, generated files follow the HTML 4.0 standard, and use the CSS-1
file :file:`ghdl.css` to specify colours.
This file is generated only if it does not already exist (it is never overwritten) and can be customized by the user
to change colours or appearance.
Refer to a generated file and its comments for more information.
.. option:: --no-vital-checks
.. option:: --vital-checks
Disable or enable checks of restriction on VITAL units. Checks are enabled by default.
Checks are performed only when a design unit is decorated by a VITAL attribute.
The VITAL attributes are ``VITAL_Level0`` and ``VITAL_Level1``, both declared in the ``ieee.VITAL_Timing`` package.
Currently, VITAL checks are only partially implemented.
See section :ref:`VHDL_restrictions_for_VITAL` for more details.
.. option:: --PREFIX=<PATH>
Use :file:`PATH` as the prefix path to find commands and pre-installed (``std`` and ``ieee``) libraries.
.. option:: -v
Be verbose. For example, for analysis, elaboration and make commands, GHDL displays the commands executed.
.. option:: -o=<FNAME>
All the commands that perform a link (:option:`-e`, :option:`--elab-run`, :option:`--link`, :option:`-c`,
:option:`-m`, etc.) support overriding the location and name of the generated artifact.
.. option:: --time-resolution=<UNIT>
.. ATTENTION::
This feature is supported with *mcode* backend only.
It is not possible to support it with either LLVM or GCC backends, because it needs to apply globally.
Set the base time resolution of the simulation.
This option is supported in commands :option:`-a` and :option:`-r` only.
Allowed values are ``auto`` (default), ``fs``, ``ps``, ``ns``, ``us``, ``ms`` or ``sec``.
With LLVM/GCC, the value is fixed to ``fs``.
.. HINT::
When overriding the time resolution, all the time units that are used in the design must be larger.
Using units below the resolution will produce a failure.
Warnings
========
Some constructions are not erroneous but dubious.
Warnings are diagnostic messages that report such constructions.
Some warnings are reported only during analysis, others during elaboration.
.. HINT::
You could disable a warning by using the ``--warn-no-XXX`` or ``-Wno-XXX`` instead of ``--warn-XXX`` or ``-WXXX``.
.. HINT::
Some warnings are enabled by default, you can see the list by using
``ghdl --help-warnings``.
.. option:: --warn-library
.. option:: -Wlibrary
Warns if a design unit replaces another design unit with the same name.
.. option:: --warn-default-binding
.. option:: -Wdefault-binding
During analyze, warns if a component instantiation has neither
configuration specification nor default binding. This may be useful
if you want to detect during analyze possibly unbound components if
you don't use configuration. See section :ref:`VHDL_standards` for
more details about default binding rules.
.. option:: --warn-binding
.. option:: -Wbinding
During elaboration, warns if a component instantiation is not bound
(and not explicitly left unbound). Also warns if a port of an
entity is not bound in a configuration specification or in a
component configuration. This warning is enabled by default, since
default binding rules are somewhat complex and an unbound component
is most often unexpected.
However, warnings are still emitted if a component instantiation is
inside a generate statement. As a consequence, if you use the
conditional generate statement to select a component according to
the implementation, you will certainly get warnings.
.. option:: --warn-port
.. option:: -Wport
Emit a warning on unconnected input port without defaults (in
relaxed mode).
.. option:: --warn-reserved
.. option:: -Wreserved
Emit a warning if an identifier is a reserved word in a later VHDL standard.
.. option:: --warn-pragma
.. option:: -Wpragma
Emit a warning for unknown pragma
.. option:: --warn-nested-comment
.. option:: -Wnested-comment
Emit a warning if a ``/*`` appears within a block comment (vhdl 2008).
.. option:: --warn-parenthesis
.. option:: -Wparenthesis
Emit a warning in case of weird use of parentheses.
.. option:: --warn-vital-generic
.. option:: -Wvital-generic
Warns if a generic name of a vital entity is not a vital generic name. This
is set by default.
.. option:: --warn-delayed-checks
.. option:: -Wdelayed-checks
Warns for checks that cannot be done during analysis time and are
postponed to elaboration time. This is because not all procedure
bodies are available during analysis (either because a package body
has not yet been analysed or because `GHDL` doesn't read not
required package bodies).
These are checks for no wait statements in a procedure called in a
sensitized process and checks for pure rules of a function.
.. option:: --warn-sensitivity
.. option:: -Wsensitivity
Check analyzed unit for good synthesizable code practices and emit warnings if bad practices are detected
Currently, the following checks are executed:
- Incomplete sensitivity lists (Missing signals)
- Over-specified sensitivity lists (Redundant signals)
.. ATTENTION::
Sensitity lists with indexed, selected or sliced names might generate
incorrect warnings.
.. option:: --warn-body
.. option:: -Wbody
Emit a warning if a package body which is not required is
analyzed. If a package does not declare a subprogram or a deferred
constant, the package does not require a body.
.. option:: --warn-specs
.. option:: -Wspecs
Emit a warning if an all or others specification does not apply.
.. option:: --warn-universal
.. option:: -Wuniversal
Emit a warning on incorrect use of universal values.
.. option:: --warn-port-bounds
.. option:: -Wport-bounds
Emit a warning on bounds mismatch between the actual and formal in a
scalar port association
.. option:: --warn-runtime-error
.. option:: -Wruntime-error
Emit a warning in case of runtime error that is detected during analysis.
.. option:: --warn-delta-cycle
.. option:: -Wdelta-cycle
Emit a warning if a signal assignemnt creates a delta cycle in a
postponed process.
.. option:: --warn-missing-wait
.. option:: -Wmissing-wait
Emit a warning if there is no wait statement in a non-sensitized
process
.. option:: --warn-shared
.. option:: -Wshared
Emit a warning when a shared variable is declared and its type it
not a protected type.
.. option:: --warn-hide
.. option:: -Whide
Emit a warning when a declaration hides a previous hide.
.. option:: --warn-unused
.. option:: -Wunused
Emit a warning when a subprogram is never used.
.. option:: --warn-nowrite
.. option:: -Wnowrite
Emit a warning if a variable or a signal is never assigned (only for synthesis).
.. option:: --warn-others
.. option:: -Wothers
Emit a warning is an `others` choice is not required because all the choices have been explicitly covered.
.. option:: --warn-pure
.. option:: -Wpure
Emit a warning when a pure rules is violated (like declaring a pure function with access parameters).
.. option:: --warn-analyze-assert
.. option:: -Wanalyze-assert
Emit a warning for assertions that are statically evaluated during
analysis.
.. option:: --warn-attribute
.. option:: -Wattribute
Emit a warning on incorrect use of attributes.
.. option:: --warn-useless
.. option:: -Wuseless
Emit a warning on useless code (like conditions that are always
false or true, assertions that cannot be triggered).
.. option:: --warn-missing-assoc
.. option:: -Wmissing-assoc
Emit a warning on missing association for a port association. Open
associations are required.
.. option:: --warn-static
.. option:: -Wstatic
Emit a warning when a non-static expression is used at a place where the standard requires a static expression.
.. option:: --warn-error
.. option:: --warn-error=<warning>
.. option:: -Werror
.. option:: -Werror=<warning>
.. option:: -Wno-error=<warning>
When this option is set, warnings are considered as errors. With
the parameter, only the specific warning is turned into an error.
Diagnostics Control
===================
.. option:: -fcolor-diagnostics
.. option:: -fno-color-diagnostics
Control whether diagnostic messages are displayed in color. The
default is on when the standard output is a terminal. For
compatibility with other tools, when colors are enabled the
diagnostic level is always displayed. When colors are not enabled,
level ``error`` is not displayed.
.. option:: -fdiagnostics-show-option
.. option:: -fno-diagnostics-show-option
Control whether the warning option is displayed at the end of warning messages, so that the user can easily know how
to disable it.
.. option:: -fcaret-diagnostics
.. option:: -fno-caret-diagnostics
Control whether the source line of the error is displayed with a caret indicating the column of the error.
Library commands
================
.. _Create_a_Library:
.. index:: create your own library
A new library is created implicitly, by compiling entities (packages etc.) into it:
``ghdl -a --work=my_custom_lib my_file.vhdl``.
A library's source code is usually stored and compiled into its own
directory, that you specify with the :option:`--workdir` option:
``ghdl -a --work=my_custom_lib --workdir=my_custom_libdir
my_custom_lib_srcdir/my_file.vhdl``. See also the :option:`-P <-P>`
command line option.
Furthermore, GHDL provides a few commands which act on a library:
.. index:: cmd library directory
.. option:: --dir <[options...] [libs]>
Displays the content of the design libraries (by default the ``work`` library).
All options are allowed, but only a few are meaningful: :option:`--work`, :option:`--workdir` and :option:`--std`.
.. index:: cmd library clean
.. _Clean:command:
.. option:: --clean <[options...]>
Try to remove any object, executable or temporary file it could have created.
Source files are not removed.
The library is kept.
.. index:: cmd library remove
.. _Remove:command:
.. option:: --remove <[options...]>
Acts like the clean command but removes the library too.
Note that after removing a design library, the files are not known anymore by GHDL.
.. _VPI_build_commands:
VPI/VHPI build commands
=======================
These commands simplify the compile and the link of a user VPI or VHPI module.
They are all wrappers: the arguments are in fact a whole command line that is executed with additional switches.
Currently a unix-like compiler (like `cc`, `gcc` or `clang`) is expected: the additional switches use their syntax.
The only option is `-v` which displays the command before its execution.
.. index:: cmd VPI compile
.. option:: --vpi-compile <command>
Add an include path to the command and execute it::
ghdl --vpi-compile command
This will execute::
command -Ixxx/include
For example, ``ghdl --vpi-compile gcc -c vpi1.c`` executes ``gcc -c vpi1.c -fPIC -Ixxx/include``.
.. _VPI_link_command:
.. index:: cmd VPI link
.. option:: --vpi-link <command>
Add a library path and name to the command and execute it::
ghdl --vpi-link command
This will execute::
command -Lxxx/lib -lghdlvpi
For example, ``ghdl --vpi-link gcc -o vpi1.vpi vpi1.o`` executes ``gcc -o vpi1.vpi vpi1.o --shared -Lxxx/lib -lghdlvpi``.
.. _VPI_cflags_command:
.. index:: cmd VPI cflags
.. option:: --vpi-cflags
Display flags added by :option:`--vpi-compile`.
.. index:: cmd VPI ldflags
.. option:: --vpi-ldflags
Display flags added by :option:`--vpi-link`.
.. index:: cmd VPI include dir
.. option:: --vpi-include-dir
Display the include directory added by the compile flags.
.. index:: cmd VPI library dir
.. option:: --vpi-library-dir
Display the library directory added by the link flags.
.. option:: --vpi-library-dir-unix
Display the library directory added by the link flags, forcing UNIX syntax.
.. _ieee_library_pitfalls:
IEEE library pitfalls
=====================
When you use options :option:`--ieee=synopsys <--ieee>`, the ``ieee`` library contains non standard packages such as
``std_logic_arith``.
These packages are not standard because there are not described by an IEEE standard, even if they have been put in the
`IEEE` library.
Furthermore, they are not really de-facto standard, because there are slight differences between the packages of Mentor
and those of Synopsys.
Furthermore, since they are not well thought out, their use has pitfalls.
For example, this description has an error during compilation:
.. code-block:: VHDL
library ieee;
use ieee.std_logic_1164.all;
-- A counter from 0 to 10.
entity counter is
port (val : out std_logic_vector (3 downto 0);
ck : std_logic;
rst : std_logic);
end counter;
library ieee;
use ieee.std_logic_unsigned.all;
architecture bad of counter
is
signal v : std_logic_vector (3 downto 0);
begin
process (ck, rst)
begin
if rst = '1' then
v <= x"0";
elsif rising_edge (ck) then
if v = "1010" then -- Error
v <= x"0";
else
v <= v + 1;
end if;
end if;
end process;
val <= v;
end bad;
When you analyze this design, GHDL does not accept it (two long lines have been split for readability):
.. code-block:: shell
ghdl -a --ieee=synopsys bad_counter.vhdl
bad_counter.vhdl:13:14: operator "=" is overloaded
bad_counter.vhdl:13:14: possible interpretations are:
../../libraries/ieee/std_logic_1164.v93:69:5: implicit function "="
[std_logic_vector, std_logic_vector return boolean]
../../libraries/synopsys/std_logic_unsigned.vhdl:64:5: function "="
[std_logic_vector, std_logic_vector return boolean]
../translate/ghdldrv/ghdl: compilation error
Indeed, the `"="` operator is defined in both packages, and both are visible at the place it is used.
The first declaration is an implicit one, which occurs when the `std_logic_vector` type is declared and is an element to
element comparison.
The second one is an explicit declared function, with the semantics of an unsigned comparison.
With some analysers, the explicit declaration has priority over the implicit declaration, and this design can be
analyzed without error.
However, this is not the rule given by the VHDL LRM, and since GHDL follows these rules, it emits an error.
You can force GHDL to use this rule with the *-fexplicit* option (see :ref:`GHDL:options` for further details).
However it is easy to fix this error, by using a selected name:
.. code-block:: VHDL
library ieee;
use ieee.std_logic_unsigned.all;
architecture fixed_bad of counter
is
signal v : std_logic_vector (3 downto 0);
begin
process (ck, rst)
begin
if rst = '1' then
v <= x"0";
elsif rising_edge (ck) then
if ieee.std_logic_unsigned."=" (v, "1010") then
v <= x"0";
else
v <= v + 1;
end if;
end if;
end process;
val <= v;
end fixed_bad;
It is better to only use the standard packages defined by IEEE, which provide the same functionalities:
.. code-block:: VHDL
library ieee;
use ieee.numeric_std.all;
architecture good of counter
is
signal v : unsigned (3 downto 0);
begin
process (ck, rst)
begin
if rst = '1' then
v <= x"0";
elsif rising_edge (ck) then
if v = "1010" then
v <= x"0";
else
v <= v + 1;
end if;
end if;
end process;
val <= std_logic_vector (v);
end good;
.. index:: Math_Real
.. index:: Math_Complex
.. HINT::
The ``ieee`` math packages (``math_real`` and ``math_complex``) provided with `GHDL` are fully compliant with the
`IEEE` standard.
|