File: ent3.vhdl

package info (click to toggle)
ghdl 5.0.1%2Bdfsg-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 86,000 kB
  • sloc: ada: 309,826; vhdl: 209,727; ansic: 31,072; python: 19,213; sh: 14,214; cpp: 2,345; makefile: 1,542; pascal: 585; asm: 45; exp: 40; fortran: 33
file content (26 lines) | stat: -rw-r--r-- 416 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
library ieee;
use ieee.std_logic_1164.all;

entity ent is
    port (
      clk : in std_logic;
      o : out std_logic
    );
end;

architecture a of ent is
  function inv(s : std_logic) return std_logic is
  begin
    return not s;
  end inv;

    signal test : std_logic;
begin
    process(clk)
    begin
      if rising_edge(clk) then
        test <= inv(test);
      end if;
    end process;
    o <= test;
end;