File: and3.vhdl

package info (click to toggle)
ghdl 5.0.1%2Bdfsg-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 86,000 kB
  • sloc: ada: 309,826; vhdl: 209,727; ansic: 31,072; python: 19,213; sh: 14,214; cpp: 2,345; makefile: 1,542; pascal: 585; asm: 45; exp: 40; fortran: 33
file content (17 lines) | stat: -rw-r--r-- 318 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
library ieee;
use ieee.std_logic_1164.all;
library mylib;

entity and3 is
  port (i0, i1, i2 : std_logic;
        o : out std_logic);
end and3;

architecture behav of and3 is
  signal t1 : std_logic;
begin
  a1: entity mylib.and2
    port map (i0, i1, t1);
  a2: entity mylib.and2
    port map (t1, i2, o);
end behav;