File: ch_06_multt-b.vhd

package info (click to toggle)
ghdl 5.0.1%2Bdfsg-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 86,000 kB
  • sloc: ada: 309,826; vhdl: 209,727; ansic: 31,072; python: 19,213; sh: 14,214; cpp: 2,345; makefile: 1,542; pascal: 585; asm: 45; exp: 40; fortran: 33
file content (64 lines) | stat: -rw-r--r-- 2,553 bytes parent folder | download | duplicates (4)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64

-- Copyright (C) 1996 Morgan Kaufmann Publishers, Inc

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: ch_06_multt-b.vhd,v 1.2 2001-10-26 16:29:34 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------

library ieee;  use ieee.std_logic_1164.all;

               architecture bench of multiplier_test is

                 signal a, b : std_ulogic_vector(15 downto 0) := (others => '0');
                 signal p : std_ulogic_vector(31 downto 0);

               begin

                 dut : entity work.multiplier(behavioral)
                   port map (a, b, p);

                 stimulus : process is
                 begin
                   a <= X"8000";  b <= X"8000";  --  -1 * -1
                   wait for 50 ns;
                   a <= X"0001";  b <= X"0001";  --  2**-15 * 2**-15
                   wait for 50 ns;
                   a <= X"0001";  b <= X"0000";  --  2**-15 * 0
                   wait for 50 ns;
                   a <= X"0000";  b <= X"0001";  --  0 * 2**-15
                   wait for 50 ns;
                   a <= X"0001";  b <= X"8000";  --  2**-15 * -1
                   wait for 50 ns;
                   a <= X"8000";  b <= X"0001";  --  -1 * 2**-15
                   wait for 50 ns;
                   a <= X"4000";  b <= X"4000";  --  0.5 * 0.5
                   wait for 50 ns;
                   a <= X"C000";  b <= X"4000";  --  -0.5 * 0.5
                   wait for 50 ns;
                   a <= X"4000";  b <= X"C000";  --  0.5 * -0.5
                   wait for 50 ns;
                   a <= X"C000";  b <= X"C000";  --  -0.5 * -0.5
                   wait for 50 ns;
                   wait;
                 end process stimulus;

               end architecture bench;