1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
|
-- Copyright (C) 1996 Morgan Kaufmann Publishers, Inc
-- This file is part of VESTs (Vhdl tESTs).
-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version.
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
-- ---------------------------------------------------------------------
--
-- $Id: ch_09_ch_09_01.vhd,v 1.2 2001-10-26 16:29:34 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------
entity ch_09_01 is
end entity ch_09_01;
----------------------------------------------------------------
architecture test of ch_09_01 is
begin
process_09_1_a : process is
-- code from book:
type register_array is array (0 to 15) of bit_vector(31 downto 0);
type register_set is record
general_purpose_registers : register_array;
program_counter : bit_vector(31 downto 0);
program_status : bit_vector(31 downto 0);
end record;
variable CPU_registers : register_set;
-- code revised to work around MTI bugs mt015 and mt016
-- alias PSW is CPU_registers.program_status;
-- alias PC is CPU_registers.program_counter;
-- alias GPR is CPU_registers.general_purpose_registers;
alias PSW : bit_vector(31 downto 0) is CPU_registers.program_status;
alias PC : bit_vector(31 downto 0) is CPU_registers.program_counter;
alias GPR : register_array is CPU_registers.general_purpose_registers;
-- alias SP is CPU_registers.general_purpose_registers(15);
alias SP : bit_vector(31 downto 0) is CPU_registers.general_purpose_registers(15);
-- alias interrupt_level is PSW(30 downto 26);
alias interrupt_level : bit_vector(30 downto 26) is PSW(30 downto 26);
-- end revision
-- end of code from book
procedure procedure_09_1_b is
-- code from book:
-- code revised to work around MTI bug mt016
-- alias SP is GPR(15);
alias SP : bit_vector(31 downto 0) is GPR(15);
-- end revision
alias interrupt_level : bit_vector(4 downto 0) is PSW(30 downto 26);
-- end of code from book
begin
end procedure procedure_09_1_b;
begin
wait;
end process process_09_1_a;
end architecture test;
|