1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
|
(****************************************************************************)
(* the diy toolsuite *)
(* *)
(* Jade Alglave, University College London, UK. *)
(* Luc Maranget, INRIA Paris, France. *)
(* *)
(* Copyright 2020-present Institut National de Recherche en Informatique et *)
(* en Automatique and the authors. All rights reserved. *)
(* *)
(* This software is governed by the CeCILL-B license under French law and *)
(* abiding by the rules of distribution of free software. You can use, *)
(* modify and/ or redistribute the software under the terms of the CeCILL-B *)
(* license as circulated by CEA, CNRS and INRIA at the following URL *)
(* "http://www.cecill.info". We also give a copy in LICENSE.txt. *)
(****************************************************************************)
(** Explicit annotation for accesses, non-explicit accesses are more of less
accesses added by, e.g. the virtual memory system. *)
module type S = sig
type explicit
val exp_annot : explicit
val nexp_annot : explicit
val is_explicit_annot : explicit -> bool
val is_not_explicit_annot : explicit -> bool
val is_ifetch_annot : explicit -> bool
val pp_explicit : explicit -> string
val explicit_sets : (string * (explicit -> bool)) list
end
(* Default setting: all accesses are explicit *)
module No = struct
type explicit = unit
let exp_annot = ()
let nexp_annot = ()
let is_explicit_annot _ = true
let is_not_explicit_annot _ = false
let is_ifetch_annot _ = false
let pp_explicit _ = ""
let explicit_sets = []
end
(* Default setting, action level *)
module NoAction = struct
let is_explicit _ = true
and is_not_explicit _ = false
end
|