1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
|
/*
* Copyright © 2018 Intel Corporation
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice (including the next
* paragraph) shall be included in all copies or substantial portions of the
* Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
* IN THE SOFTWARE.
*
*/
#include "gpu_cmds.h"
uint32_t
gen7_fill_curbe_buffer_data(struct intel_bb *ibb, uint8_t color)
{
uint32_t *curbe_buffer;
uint32_t offset;
intel_bb_ptr_align(ibb, 64);
curbe_buffer = intel_bb_ptr(ibb);
offset = intel_bb_offset(ibb);
*curbe_buffer = color;
intel_bb_ptr_add(ibb, 32);
return offset;
}
uint32_t
gen11_fill_curbe_buffer_data(struct intel_bb *ibb)
{
uint32_t *curbe_buffer;
uint32_t offset;
intel_bb_ptr_align(ibb, 64);
curbe_buffer = intel_bb_ptr(ibb);
offset = intel_bb_offset(ibb);
*curbe_buffer++ = 0;
*curbe_buffer = 1;
intel_bb_ptr_add(ibb, 64);
return offset;
}
static uint32_t
gen7_fill_kernel(struct intel_bb *ibb,
const uint32_t kernel[][4],
size_t size)
{
uint32_t *kernel_dst;
uint32_t offset;
intel_bb_ptr_align(ibb, 64);
kernel_dst = intel_bb_ptr(ibb);
offset = intel_bb_offset(ibb);
memcpy(kernel_dst, kernel, size);
intel_bb_ptr_add(ibb, size);
return offset;
}
static uint32_t
gen7_fill_surface_state(struct intel_bb *ibb,
struct intel_buf *buf,
uint32_t format,
int is_dst)
{
struct gen7_surface_state *ss;
uint32_t write_domain, read_domain, offset;
uint64_t address;
if (is_dst) {
write_domain = read_domain = I915_GEM_DOMAIN_RENDER;
} else {
write_domain = 0;
read_domain = I915_GEM_DOMAIN_SAMPLER;
}
intel_bb_ptr_align(ibb, 64);
offset = intel_bb_offset(ibb);
ss = intel_bb_ptr(ibb);
intel_bb_ptr_add(ibb, 64);
ss->ss0.surface_type = SURFACE_2D;
ss->ss0.surface_format = format;
ss->ss0.render_cache_read_write = 1;
if (buf->tiling == I915_TILING_X)
ss->ss0.tiled_mode = 2;
else if (buf->tiling == I915_TILING_Y)
ss->ss0.tiled_mode = 3;
address = intel_bb_offset_reloc(ibb, buf->handle,
read_domain, write_domain,
offset + 4, buf->addr.offset);
igt_assert(address >> 32 == 0);
ss->ss1.base_addr = address;
ss->ss2.height = intel_buf_height(buf) - 1;
ss->ss2.width = intel_buf_width(buf) - 1;
ss->ss3.pitch = buf->surface[0].stride - 1;
ss->ss7.shader_chanel_select_r = 4;
ss->ss7.shader_chanel_select_g = 5;
ss->ss7.shader_chanel_select_b = 6;
ss->ss7.shader_chanel_select_a = 7;
return offset;
}
static uint32_t
gen8_fill_surface_state(struct intel_bb *ibb,
struct intel_buf *buf,
uint32_t format,
int is_dst)
{
struct gen8_surface_state *ss;
uint32_t write_domain, read_domain, offset;
uint64_t address;
if (is_dst) {
write_domain = read_domain = I915_GEM_DOMAIN_RENDER;
} else {
write_domain = 0;
read_domain = I915_GEM_DOMAIN_SAMPLER;
}
intel_bb_ptr_align(ibb, 64);
offset = intel_bb_offset(ibb);
ss = intel_bb_ptr(ibb);
intel_bb_ptr_add(ibb, 64);
ss->ss0.surface_type = SURFACE_2D;
ss->ss0.surface_format = format;
ss->ss0.render_cache_read_write = 1;
ss->ss0.vertical_alignment = 1; /* align 4 */
ss->ss0.horizontal_alignment = 1; /* align 4 */
if (buf->tiling == I915_TILING_X)
ss->ss0.tiled_mode = 2;
else if (buf->tiling == I915_TILING_Y || buf->tiling == I915_TILING_4)
ss->ss0.tiled_mode = 3;
address = intel_bb_offset_reloc(ibb, buf->handle,
read_domain, write_domain,
offset + 4 * 8, buf->addr.offset);
ss->ss8.base_addr = (uint32_t) address;
ss->ss9.base_addr_hi = address >> 32;
ss->ss2.height = intel_buf_height(buf) - 1;
ss->ss2.width = intel_buf_width(buf) - 1;
ss->ss3.pitch = buf->surface[0].stride - 1;
ss->ss7.shader_chanel_select_r = 4;
ss->ss7.shader_chanel_select_g = 5;
ss->ss7.shader_chanel_select_b = 6;
ss->ss7.shader_chanel_select_a = 7;
return offset;
}
static uint32_t
gen11_fill_surface_state(struct intel_bb *ibb,
const struct intel_buf *buf,
uint32_t surface_type,
uint32_t format,
uint32_t vertical_alignment,
uint32_t horizontal_alignment,
int is_dst)
{
struct gen8_surface_state *ss;
uint32_t write_domain, read_domain, offset;
uint64_t address;
if (is_dst) {
write_domain = read_domain = I915_GEM_DOMAIN_RENDER;
} else {
write_domain = 0;
read_domain = I915_GEM_DOMAIN_SAMPLER;
}
intel_bb_ptr_align(ibb, 64);
offset = intel_bb_offset(ibb);
ss = intel_bb_ptr(ibb);
intel_bb_ptr_add(ibb, 64);
ss->ss0.surface_type = surface_type;
ss->ss0.surface_format = format;
ss->ss0.render_cache_read_write = 1;
ss->ss0.vertical_alignment = vertical_alignment; /* align 4 */
ss->ss0.horizontal_alignment = horizontal_alignment; /* align 4 */
if (buf->tiling == I915_TILING_X)
ss->ss0.tiled_mode = 2;
else if (buf->tiling == I915_TILING_Y || buf->tiling == I915_TILING_4)
ss->ss0.tiled_mode = 3;
else
ss->ss0.tiled_mode = 0;
address = intel_bb_offset_reloc(ibb, buf->handle,
read_domain, write_domain,
offset + 4 * 8, buf->addr.offset);
ss->ss8.base_addr = (uint32_t) address;
ss->ss9.base_addr_hi = address >> 32;
if (is_dst) {
ss->ss1.memory_object_control = 2;
ss->ss2.height = 1;
ss->ss2.width = 95;
ss->ss3.pitch = 0;
ss->ss7.shader_chanel_select_r = 4;
ss->ss7.shader_chanel_select_g = 5;
ss->ss7.shader_chanel_select_b = 6;
ss->ss7.shader_chanel_select_a = 7;
}
else {
ss->ss1.qpitch = 4040;
ss->ss1.base_mip_level = 31;
ss->ss2.height = 9216;
ss->ss2.width = 1019;
ss->ss3.pitch = 64;
ss->ss5.mip_count = 2;
}
return offset;
}
static uint32_t
gen7_fill_binding_table(struct intel_bb *ibb,
struct intel_buf *buf)
{
uint32_t binding_table_offset;
uint32_t *binding_table;
uint32_t devid = intel_get_drm_devid(ibb->i915);
intel_bb_ptr_align(ibb, 64);
binding_table_offset = intel_bb_offset(ibb);
binding_table = intel_bb_ptr(ibb);
intel_bb_ptr_add(ibb, 64);
if (IS_GEN7(devid))
binding_table[0] = gen7_fill_surface_state(ibb, buf,
SURFACEFORMAT_R8_UNORM, 1);
else
binding_table[0] = gen8_fill_surface_state(ibb, buf,
SURFACEFORMAT_R8_UNORM, 1);
return binding_table_offset;
}
static uint32_t
gen11_fill_binding_table(struct intel_bb *ibb,
const struct intel_buf *src,
const struct intel_buf *dst)
{
uint32_t binding_table_offset;
uint32_t *binding_table;
intel_bb_ptr_align(ibb, 64);
binding_table_offset = intel_bb_offset(ibb);
binding_table = intel_bb_ptr(ibb);
intel_bb_ptr_add(ibb, 64);
binding_table[0] = gen11_fill_surface_state(ibb, src,
SURFACE_1D,
SURFACEFORMAT_R32G32B32A32_FLOAT,
0, 0, 0);
binding_table[1] = gen11_fill_surface_state(ibb, dst,
SURFACE_BUFFER,
SURFACEFORMAT_RAW,
1, 1, 1);
return binding_table_offset;
}
uint32_t
gen7_fill_interface_descriptor(struct intel_bb *ibb,
struct intel_buf *buf,
const uint32_t kernel[][4],
size_t size)
{
struct gen7_interface_descriptor_data *idd;
uint32_t offset;
uint32_t binding_table_offset, kernel_offset;
binding_table_offset = gen7_fill_binding_table(ibb, buf);
kernel_offset = gen7_fill_kernel(ibb, kernel, size);
intel_bb_ptr_align(ibb, 64);
idd = intel_bb_ptr(ibb);
offset = intel_bb_offset(ibb);
idd->desc0.kernel_start_pointer = (kernel_offset >> 6);
idd->desc1.single_program_flow = 1;
idd->desc1.floating_point_mode = GEN7_FLOATING_POINT_IEEE_754;
idd->desc2.sampler_count = 0; /* 0 samplers used */
idd->desc2.sampler_state_pointer = 0;
idd->desc3.binding_table_entry_count = 0;
idd->desc3.binding_table_pointer = (binding_table_offset >> 5);
idd->desc4.constant_urb_entry_read_offset = 0;
idd->desc4.constant_urb_entry_read_length = 1; /* grf 1 */
intel_bb_ptr_add(ibb, sizeof(*idd));
return offset;
}
uint32_t
gen8_fill_interface_descriptor(struct intel_bb *ibb,
struct intel_buf *buf,
const uint32_t kernel[][4],
size_t size)
{
struct gen8_interface_descriptor_data *idd;
uint32_t offset;
uint32_t binding_table_offset, kernel_offset;
binding_table_offset = gen7_fill_binding_table(ibb, buf);
kernel_offset = gen7_fill_kernel(ibb, kernel, size);
intel_bb_ptr_align(ibb, 64);
idd = intel_bb_ptr(ibb);
offset = intel_bb_offset(ibb);
idd->desc0.kernel_start_pointer = (kernel_offset >> 6);
idd->desc2.single_program_flow = 1;
idd->desc2.floating_point_mode = GEN8_FLOATING_POINT_IEEE_754;
idd->desc3.sampler_count = 0; /* 0 samplers used */
idd->desc3.sampler_state_pointer = 0;
idd->desc4.binding_table_entry_count = 0;
idd->desc4.binding_table_pointer = (binding_table_offset >> 5);
idd->desc5.constant_urb_entry_read_offset = 0;
idd->desc5.constant_urb_entry_read_length = 1; /* grf 1 */
idd->desc6.num_threads_in_tg = 1;
intel_bb_ptr_add(ibb, sizeof(*idd));
return offset;
}
uint32_t
gen11_fill_interface_descriptor(struct intel_bb *ibb,
struct intel_buf *src, struct intel_buf *dst,
const uint32_t kernel[][4],
size_t size)
{
struct gen8_interface_descriptor_data *idd;
uint32_t offset;
uint32_t binding_table_offset, kernel_offset;
binding_table_offset = gen11_fill_binding_table(ibb, src, dst);
kernel_offset = gen7_fill_kernel(ibb, kernel, size);
intel_bb_ptr_align(ibb, 64);
idd = intel_bb_ptr(ibb);
offset = intel_bb_offset(ibb);
idd->desc0.kernel_start_pointer = (kernel_offset >> 6);
idd->desc2.single_program_flow = 1;
idd->desc2.floating_point_mode = GEN8_FLOATING_POINT_IEEE_754;
idd->desc3.sampler_count = 0; /* 0 samplers used */
idd->desc3.sampler_state_pointer = 0;
idd->desc4.binding_table_entry_count = 0;
idd->desc4.binding_table_pointer = (binding_table_offset >> 5);
idd->desc5.constant_urb_entry_read_offset = 0;
idd->desc5.constant_urb_entry_read_length = 1; /* grf 1 */
idd->desc6.num_threads_in_tg = 1;
intel_bb_ptr_add(ibb, sizeof(*idd));
return offset;
}
void
gen7_emit_state_base_address(struct intel_bb *ibb)
{
intel_bb_out(ibb, GEN7_STATE_BASE_ADDRESS | (10 - 2));
/* general */
intel_bb_out(ibb, 0);
/* surface */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_INSTRUCTION, 0,
BASE_ADDRESS_MODIFY, 0x0);
/* dynamic */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_INSTRUCTION, 0,
BASE_ADDRESS_MODIFY, 0x0);
/* indirect */
intel_bb_out(ibb, 0);
/* instruction */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_INSTRUCTION, 0,
BASE_ADDRESS_MODIFY, 0x0);
/* general/dynamic/indirect/instruction access Bound */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
}
void
gen8_emit_state_base_address(struct intel_bb *ibb)
{
intel_bb_out(ibb, GEN8_STATE_BASE_ADDRESS | (16 - 2));
/* general */
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
intel_bb_out(ibb, 0);
/* stateless data port */
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
/* surface */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_SAMPLER, 0,
BASE_ADDRESS_MODIFY, 0x0);
/* dynamic */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_RENDER | I915_GEM_DOMAIN_INSTRUCTION,
0,
BASE_ADDRESS_MODIFY, 0x0);
/* indirect */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
/* instruction */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_INSTRUCTION,
0,
BASE_ADDRESS_MODIFY, 0x0);
/* general state buffer size */
intel_bb_out(ibb, 0xfffff000 | 1);
/* dynamic state buffer size */
intel_bb_out(ibb, 1 << 12 | 1);
/* indirect object buffer size */
intel_bb_out(ibb, 0xfffff000 | 1);
/* instruction buffer size, must set modify enable bit, otherwise it may
* result in GPU hang
*/
intel_bb_out(ibb, 1 << 12 | 1);
}
void
gen9_emit_state_base_address(struct intel_bb *ibb)
{
intel_bb_out(ibb, GEN8_STATE_BASE_ADDRESS | (19 - 2));
/* general */
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
intel_bb_out(ibb, 0);
/* stateless data port */
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
/* surface */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_SAMPLER, 0,
BASE_ADDRESS_MODIFY, 0x0);
/* dynamic */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_RENDER | I915_GEM_DOMAIN_INSTRUCTION,
0,
BASE_ADDRESS_MODIFY, 0x0);
/* indirect */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
/* instruction */
intel_bb_emit_reloc(ibb, ibb->handle,
I915_GEM_DOMAIN_INSTRUCTION, 0,
BASE_ADDRESS_MODIFY, 0x0);
/* general state buffer size */
intel_bb_out(ibb, 0xfffff000 | 1);
/* dynamic state buffer size */
intel_bb_out(ibb, 1 << 12 | 1);
/* indirect object buffer size */
intel_bb_out(ibb, 0xfffff000 | 1);
/* intruction buffer size, must set modify enable bit, otherwise it may
* result in GPU hang
*/
intel_bb_out(ibb, 1 << 12 | 1);
/* Bindless surface state base address */
intel_bb_out(ibb, 0 | BASE_ADDRESS_MODIFY);
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0xfffff000);
}
void
gen7_emit_vfe_state(struct intel_bb *ibb, uint32_t threads,
uint32_t urb_entries, uint32_t urb_size,
uint32_t curbe_size, uint32_t mode)
{
intel_bb_out(ibb, GEN7_MEDIA_VFE_STATE | (8 - 2));
/* scratch buffer */
intel_bb_out(ibb, 0);
/* number of threads & urb entries */
intel_bb_out(ibb, threads << 16 |
urb_entries << 8 |
mode << 2); /* GPGPU vs media mode */
intel_bb_out(ibb, 0);
/* urb entry size & curbe size */
intel_bb_out(ibb, urb_size << 16 | /* in 256 bits unit */
curbe_size); /* in 256 bits unit */
/* scoreboard */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
}
void
gen8_emit_vfe_state(struct intel_bb *ibb, uint32_t threads,
uint32_t urb_entries, uint32_t urb_size,
uint32_t curbe_size)
{
intel_bb_out(ibb, GEN7_MEDIA_VFE_STATE | (9 - 2));
/* scratch buffer */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
/* number of threads & urb entries */
intel_bb_out(ibb, threads << 16 | urb_entries << 8);
intel_bb_out(ibb, 0);
/* urb entry size & curbe size */
intel_bb_out(ibb, urb_size << 16 | curbe_size);
/* scoreboard */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
}
void
gen7_emit_curbe_load(struct intel_bb *ibb, uint32_t curbe_buffer)
{
intel_bb_out(ibb, GEN7_MEDIA_CURBE_LOAD | (4 - 2));
intel_bb_out(ibb, 0);
/* curbe total data length */
intel_bb_out(ibb, 64);
/* curbe data start address, is relative to the dynamics base address */
intel_bb_out(ibb, curbe_buffer);
}
void
gen7_emit_interface_descriptor_load(struct intel_bb *ibb,
uint32_t interface_descriptor)
{
intel_bb_out(ibb, GEN7_MEDIA_INTERFACE_DESCRIPTOR_LOAD | (4 - 2));
intel_bb_out(ibb, 0);
/* interface descriptor data length */
if (ibb->gen == 7)
intel_bb_out(ibb, sizeof(struct gen7_interface_descriptor_data));
else
intel_bb_out(ibb, sizeof(struct gen8_interface_descriptor_data));
/* interface descriptor address, is relative to the dynamics base
* address
*/
intel_bb_out(ibb, interface_descriptor);
}
void
gen7_emit_gpgpu_walk(struct intel_bb *ibb,
unsigned int x, unsigned int y,
unsigned int width, unsigned int height)
{
uint32_t x_dim, y_dim, tmp, right_mask;
/*
* Simply do SIMD16 based dispatch, so every thread uses
* SIMD16 channels.
*
* Define our own thread group size, e.g 16x1 for every group, then
* will have 1 thread each group in SIMD16 dispatch. So thread
* width/height/depth are all 1.
*
* Then thread group X = width / 16 (aligned to 16)
* thread group Y = height;
*/
x_dim = (width + 15) / 16;
y_dim = height;
tmp = width & 15;
if (tmp == 0)
right_mask = (1 << 16) - 1;
else
right_mask = (1 << tmp) - 1;
intel_bb_out(ibb, GEN7_GPGPU_WALKER | 9);
/* interface descriptor offset */
intel_bb_out(ibb, 0);
/* SIMD size, thread w/h/d */
intel_bb_out(ibb, 1 << 30 | /* SIMD16 */
0 << 16 | /* depth:1 */
0 << 8 | /* height:1 */
0); /* width:1 */
/* thread group X */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, x_dim);
/* thread group Y */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, y_dim);
/* thread group Z */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 1);
/* right mask */
intel_bb_out(ibb, right_mask);
/* bottom mask, height 1, always 0xffffffff */
intel_bb_out(ibb, 0xffffffff);
}
void
gen8_emit_gpgpu_walk(struct intel_bb *ibb,
unsigned int x, unsigned int y,
unsigned int width, unsigned int height)
{
uint32_t x_dim, y_dim, tmp, right_mask;
/*
* Simply do SIMD16 based dispatch, so every thread uses
* SIMD16 channels.
*
* Define our own thread group size, e.g 16x1 for every group, then
* will have 1 thread each group in SIMD16 dispatch. So thread
* width/height/depth are all 1.
*
* Then thread group X = width / 16 (aligned to 16)
* thread group Y = height;
*/
x_dim = (width + 15) / 16;
y_dim = height;
tmp = width & 15;
if (tmp == 0)
right_mask = (1 << 16) - 1;
else
right_mask = (1 << tmp) - 1;
intel_bb_out(ibb, GEN7_GPGPU_WALKER | 13);
intel_bb_out(ibb, 0); /* kernel offset */
intel_bb_out(ibb, 0); /* indirect data length */
intel_bb_out(ibb, 0); /* indirect data offset */
/* SIMD size, thread w/h/d */
intel_bb_out(ibb, 1 << 30 | /* SIMD16 */
0 << 16 | /* depth:1 */
0 << 8 | /* height:1 */
0); /* width:1 */
/* thread group X */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
intel_bb_out(ibb, x_dim);
/* thread group Y */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
intel_bb_out(ibb, y_dim);
/* thread group Z */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 1);
/* right mask */
intel_bb_out(ibb, right_mask);
/* bottom mask, height 1, always 0xffffffff */
intel_bb_out(ibb, 0xffffffff);
}
void
gen8_emit_media_state_flush(struct intel_bb *ibb)
{
intel_bb_out(ibb, GEN8_MEDIA_STATE_FLUSH | (2 - 2));
intel_bb_out(ibb, 0);
}
void
gen_emit_media_object(struct intel_bb *ibb,
unsigned int xoffset, unsigned int yoffset)
{
intel_bb_out(ibb, GEN7_MEDIA_OBJECT | (8 - 2));
/* interface descriptor offset */
intel_bb_out(ibb, 0);
/* without indirect data */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
/* scoreboard */
intel_bb_out(ibb, 0);
intel_bb_out(ibb, 0);
/* inline data (xoffset, yoffset) */
intel_bb_out(ibb, xoffset);
intel_bb_out(ibb, yoffset);
if (AT_LEAST_GEN(ibb->devid, 8) && !IS_CHERRYVIEW(ibb->devid))
gen8_emit_media_state_flush(ibb);
}
void
gen7_emit_media_objects(struct intel_bb *ibb,
unsigned int x, unsigned int y,
unsigned int width, unsigned int height)
{
int i, j;
for (i = 0; i < width / 16; i++)
for (j = 0; j < height / 16; j++)
gen_emit_media_object(ibb, x + i * 16, y + j * 16);
}
|