1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
|
/*
Copyright (C) Intel Corp. 2006. All Rights Reserved.
Intel funded Tungsten Graphics (http://www.tungstengraphics.com) to
develop this 3D driver.
Permission is hereby granted, free of charge, to any person obtaining
a copy of this software and associated documentation files (the
"Software"), to deal in the Software without restriction, including
without limitation the rights to use, copy, modify, merge, publish,
distribute, sublicense, and/or sell copies of the Software, and to
permit persons to whom the Software is furnished to do so, subject to
the following conditions:
The above copyright notice and this permission notice (including the
next paragraph) shall be included in all copies or substantial
portions of the Software.
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
**********************************************************************/
/*
* Authors:
* Keith Whitwell <keith@tungstengraphics.com>
*/
#ifndef BRW_STRUCTS_H
#define BRW_STRUCTS_H
#include <stdint.h>
/* These seem to be passed around as function args, so it works out
* better to keep them as #defines:
*/
#define BRW_FLUSH_READ_CACHE 0x1
#define BRW_FLUSH_STATE_CACHE 0x2
#define BRW_INHIBIT_FLUSH_RENDER_CACHE 0x4
#define BRW_FLUSH_SNAPSHOT_COUNTERS 0x8
struct brw_urb_fence
{
struct
{
unsigned length:8;
unsigned vs_realloc:1;
unsigned gs_realloc:1;
unsigned clp_realloc:1;
unsigned sf_realloc:1;
unsigned vfe_realloc:1;
unsigned cs_realloc:1;
unsigned pad:2;
unsigned opcode:16;
} header;
struct
{
unsigned vs_fence:10;
unsigned gs_fence:10;
unsigned clp_fence:10;
unsigned pad:2;
} bits0;
struct
{
unsigned sf_fence:10;
unsigned vf_fence:10;
unsigned cs_fence:11;
unsigned pad:1;
} bits1;
};
/* State structs for the various fixed function units:
*/
struct thread0
{
unsigned pad0:1;
unsigned grf_reg_count:3;
unsigned pad1:2;
unsigned kernel_start_pointer:26; /* Offset from GENERAL_STATE_BASE */
};
struct thread1
{
unsigned ext_halt_exception_enable:1;
unsigned sw_exception_enable:1;
unsigned mask_stack_exception_enable:1;
unsigned timeout_exception_enable:1;
unsigned illegal_op_exception_enable:1;
unsigned pad0:3;
unsigned depth_coef_urb_read_offset:6; /* WM only */
unsigned pad1:2;
unsigned floating_point_mode:1;
unsigned thread_priority:1;
unsigned binding_table_entry_count:8;
unsigned pad3:5;
unsigned single_program_flow:1;
};
struct thread2
{
unsigned per_thread_scratch_space:4;
unsigned pad0:6;
unsigned scratch_space_base_pointer:22;
};
struct thread3
{
unsigned dispatch_grf_start_reg:4;
unsigned urb_entry_read_offset:6;
unsigned pad0:1;
unsigned urb_entry_read_length:6;
unsigned pad1:1;
unsigned const_urb_entry_read_offset:6;
unsigned pad2:1;
unsigned const_urb_entry_read_length:6;
unsigned pad3:1;
};
struct brw_clip_unit_state
{
struct thread0 thread0;
struct
{
unsigned pad0:7;
unsigned sw_exception_enable:1;
unsigned pad1:3;
unsigned mask_stack_exception_enable:1;
unsigned pad2:1;
unsigned illegal_op_exception_enable:1;
unsigned pad3:2;
unsigned floating_point_mode:1;
unsigned thread_priority:1;
unsigned binding_table_entry_count:8;
unsigned pad4:5;
unsigned single_program_flow:1;
} thread1;
struct thread2 thread2;
struct thread3 thread3;
struct
{
unsigned pad0:9;
unsigned gs_output_stats:1; /* not always */
unsigned stats_enable:1;
unsigned nr_urb_entries:7;
unsigned pad1:1;
unsigned urb_entry_allocation_size:5;
unsigned pad2:1;
unsigned max_threads:5; /* may be less */
unsigned pad3:2;
} thread4;
struct
{
unsigned pad0:13;
unsigned clip_mode:3;
unsigned userclip_enable_flags:8;
unsigned userclip_must_clip:1;
unsigned negative_w_clip_test:1;
unsigned guard_band_enable:1;
unsigned viewport_z_clip_enable:1;
unsigned viewport_xy_clip_enable:1;
unsigned vertex_position_space:1;
unsigned api_mode:1;
unsigned pad2:1;
} clip5;
struct
{
unsigned pad0:5;
unsigned clipper_viewport_state_ptr:27;
} clip6;
float viewport_xmin;
float viewport_xmax;
float viewport_ymin;
float viewport_ymax;
};
struct gen6_blend_state
{
struct {
unsigned dest_blend_factor:5;
unsigned source_blend_factor:5;
unsigned pad3:1;
unsigned blend_func:3;
unsigned pad2:1;
unsigned ia_dest_blend_factor:5;
unsigned ia_source_blend_factor:5;
unsigned pad1:1;
unsigned ia_blend_func:3;
unsigned pad0:1;
unsigned ia_blend_enable:1;
unsigned blend_enable:1;
} blend0;
struct {
unsigned post_blend_clamp_enable:1;
unsigned pre_blend_clamp_enable:1;
unsigned clamp_range:2;
unsigned pad0:4;
unsigned x_dither_offset:2;
unsigned y_dither_offset:2;
unsigned dither_enable:1;
unsigned alpha_test_func:3;
unsigned alpha_test_enable:1;
unsigned pad1:1;
unsigned logic_op_func:4;
unsigned logic_op_enable:1;
unsigned pad2:1;
unsigned write_disable_b:1;
unsigned write_disable_g:1;
unsigned write_disable_r:1;
unsigned write_disable_a:1;
unsigned pad3:1;
unsigned alpha_to_coverage_dither:1;
unsigned alpha_to_one:1;
unsigned alpha_to_coverage:1;
} blend1;
};
struct gen6_color_calc_state
{
struct {
unsigned alpha_test_format:1;
unsigned pad0:14;
unsigned round_disable:1;
unsigned bf_stencil_ref:8;
unsigned stencil_ref:8;
} cc0;
union {
float alpha_ref_f;
struct {
unsigned ui:8;
unsigned pad0:24;
} alpha_ref_fi;
} cc1;
float constant_r;
float constant_g;
float constant_b;
float constant_a;
};
struct gen6_depth_stencil_state
{
struct {
unsigned pad0:3;
unsigned bf_stencil_pass_depth_pass_op:3;
unsigned bf_stencil_pass_depth_fail_op:3;
unsigned bf_stencil_fail_op:3;
unsigned bf_stencil_func:3;
unsigned bf_stencil_enable:1;
unsigned pad1:2;
unsigned stencil_write_enable:1;
unsigned stencil_pass_depth_pass_op:3;
unsigned stencil_pass_depth_fail_op:3;
unsigned stencil_fail_op:3;
unsigned stencil_func:3;
unsigned stencil_enable:1;
} ds0;
struct {
unsigned bf_stencil_write_mask:8;
unsigned bf_stencil_test_mask:8;
unsigned stencil_write_mask:8;
unsigned stencil_test_mask:8;
} ds1;
struct {
unsigned pad0:26;
unsigned depth_write_enable:1;
unsigned depth_test_func:3;
unsigned pad1:1;
unsigned depth_test_enable:1;
} ds2;
};
struct brw_cc_unit_state
{
struct
{
unsigned pad0:3;
unsigned bf_stencil_pass_depth_pass_op:3;
unsigned bf_stencil_pass_depth_fail_op:3;
unsigned bf_stencil_fail_op:3;
unsigned bf_stencil_func:3;
unsigned bf_stencil_enable:1;
unsigned pad1:2;
unsigned stencil_write_enable:1;
unsigned stencil_pass_depth_pass_op:3;
unsigned stencil_pass_depth_fail_op:3;
unsigned stencil_fail_op:3;
unsigned stencil_func:3;
unsigned stencil_enable:1;
} cc0;
struct
{
unsigned bf_stencil_ref:8;
unsigned stencil_write_mask:8;
unsigned stencil_test_mask:8;
unsigned stencil_ref:8;
} cc1;
struct
{
unsigned logicop_enable:1;
unsigned pad0:10;
unsigned depth_write_enable:1;
unsigned depth_test_function:3;
unsigned depth_test:1;
unsigned bf_stencil_write_mask:8;
unsigned bf_stencil_test_mask:8;
} cc2;
struct
{
unsigned pad0:8;
unsigned alpha_test_func:3;
unsigned alpha_test:1;
unsigned blend_enable:1;
unsigned ia_blend_enable:1;
unsigned pad1:1;
unsigned alpha_test_format:1;
unsigned pad2:16;
} cc3;
struct
{
unsigned pad0:5;
unsigned cc_viewport_state_offset:27; /* Offset from GENERAL_STATE_BASE */
} cc4;
struct
{
unsigned pad0:2;
unsigned ia_dest_blend_factor:5;
unsigned ia_src_blend_factor:5;
unsigned ia_blend_function:3;
unsigned statistics_enable:1;
unsigned logicop_func:4;
unsigned pad1:11;
unsigned dither_enable:1;
} cc5;
struct
{
unsigned clamp_post_alpha_blend:1;
unsigned clamp_pre_alpha_blend:1;
unsigned clamp_range:2;
unsigned pad0:11;
unsigned y_dither_offset:2;
unsigned x_dither_offset:2;
unsigned dest_blend_factor:5;
unsigned src_blend_factor:5;
unsigned blend_function:3;
} cc6;
struct {
union {
float f;
uint8_t ub[4];
} alpha_ref;
} cc7;
};
struct brw_sf_unit_state
{
struct thread0 thread0;
struct thread1 thread1;
struct thread2 thread2;
struct thread3 thread3;
struct
{
unsigned pad0:10;
unsigned stats_enable:1;
unsigned nr_urb_entries:7;
unsigned pad1:1;
unsigned urb_entry_allocation_size:5;
unsigned pad2:1;
unsigned max_threads:6;
unsigned pad3:1;
} thread4;
struct
{
unsigned front_winding:1;
unsigned viewport_transform:1;
unsigned pad0:3;
unsigned sf_viewport_state_offset:27; /* Offset from GENERAL_STATE_BASE */
} sf5;
struct
{
unsigned pad0:9;
unsigned dest_org_vbias:4;
unsigned dest_org_hbias:4;
unsigned scissor:1;
unsigned disable_2x2_trifilter:1;
unsigned disable_zero_pix_trifilter:1;
unsigned point_rast_rule:2;
unsigned line_endcap_aa_region_width:2;
unsigned line_width:4;
unsigned fast_scissor_disable:1;
unsigned cull_mode:2;
unsigned aa_enable:1;
} sf6;
struct
{
unsigned point_size:11;
unsigned use_point_size_state:1;
unsigned subpixel_precision:1;
unsigned sprite_point:1;
unsigned pad0:10;
unsigned aa_line_distance_mode:1;
unsigned trifan_pv:2;
unsigned linestrip_pv:2;
unsigned tristrip_pv:2;
unsigned line_last_pixel_enable:1;
} sf7;
};
struct gen6_scissor_rect
{
unsigned xmin:16;
unsigned ymin:16;
unsigned xmax:16;
unsigned ymax:16;
};
struct brw_gs_unit_state
{
struct thread0 thread0;
struct thread1 thread1;
struct thread2 thread2;
struct thread3 thread3;
struct
{
unsigned pad0:8;
unsigned rendering_enable:1; /* for Ironlake */
unsigned pad4:1;
unsigned stats_enable:1;
unsigned nr_urb_entries:7;
unsigned pad1:1;
unsigned urb_entry_allocation_size:5;
unsigned pad2:1;
unsigned max_threads:5;
unsigned pad3:2;
} thread4;
struct
{
unsigned sampler_count:3;
unsigned pad0:2;
unsigned sampler_state_pointer:27;
} gs5;
struct
{
unsigned max_vp_index:4;
unsigned pad0:12;
unsigned svbi_post_inc_value:10;
unsigned pad1:1;
unsigned svbi_post_inc_enable:1;
unsigned svbi_payload:1;
unsigned discard_adjaceny:1;
unsigned reorder_enable:1;
unsigned pad2:1;
} gs6;
};
struct brw_vs_unit_state
{
struct thread0 thread0;
struct thread1 thread1;
struct thread2 thread2;
struct thread3 thread3;
struct
{
unsigned pad0:10;
unsigned stats_enable:1;
unsigned nr_urb_entries:7;
unsigned pad1:1;
unsigned urb_entry_allocation_size:5;
unsigned pad2:1;
unsigned max_threads:6;
unsigned pad3:1;
} thread4;
struct
{
unsigned sampler_count:3;
unsigned pad0:2;
unsigned sampler_state_pointer:27;
} vs5;
struct
{
unsigned vs_enable:1;
unsigned vert_cache_disable:1;
unsigned pad0:30;
} vs6;
};
struct brw_wm_unit_state
{
struct thread0 thread0;
struct thread1 thread1;
struct thread2 thread2;
struct thread3 thread3;
struct {
unsigned stats_enable:1;
unsigned depth_buffer_clear:1;
unsigned sampler_count:3;
unsigned sampler_state_pointer:27;
} wm4;
struct
{
unsigned enable_8_pix:1;
unsigned enable_16_pix:1;
unsigned enable_32_pix:1;
unsigned enable_con_32_pix:1;
unsigned enable_con_64_pix:1;
unsigned pad0:1;
/* These next four bits are for Ironlake+ */
unsigned fast_span_coverage_enable:1;
unsigned depth_buffer_clear:1;
unsigned depth_buffer_resolve_enable:1;
unsigned hierarchical_depth_buffer_resolve_enable:1;
unsigned legacy_global_depth_bias:1;
unsigned line_stipple:1;
unsigned depth_offset:1;
unsigned polygon_stipple:1;
unsigned line_aa_region_width:2;
unsigned line_endcap_aa_region_width:2;
unsigned early_depth_test:1;
unsigned thread_dispatch_enable:1;
unsigned program_uses_depth:1;
unsigned program_computes_depth:1;
unsigned program_uses_killpixel:1;
unsigned legacy_line_rast: 1;
unsigned transposed_urb_read_enable:1;
unsigned max_threads:7;
} wm5;
float global_depth_offset_constant;
float global_depth_offset_scale;
/* for Ironlake only */
struct {
unsigned pad0:1;
unsigned grf_reg_count_1:3;
unsigned pad1:2;
unsigned kernel_start_pointer_1:26;
} wm8;
struct {
unsigned pad0:1;
unsigned grf_reg_count_2:3;
unsigned pad1:2;
unsigned kernel_start_pointer_2:26;
} wm9;
struct {
unsigned pad0:1;
unsigned grf_reg_count_3:3;
unsigned pad1:2;
unsigned kernel_start_pointer_3:26;
} wm10;
};
struct brw_sampler_default_color {
float color[4];
};
struct gen5_sampler_default_color {
uint8_t ub[4];
float f[4];
uint16_t hf[4];
uint16_t us[4];
int16_t s[4];
uint8_t b[4];
};
struct brw_sampler_state
{
struct
{
unsigned shadow_function:3;
unsigned lod_bias:11;
unsigned min_filter:3;
unsigned mag_filter:3;
unsigned mip_filter:2;
unsigned base_level:5;
unsigned min_mag_neq:1;
unsigned lod_preclamp:1;
unsigned default_color_mode:1;
unsigned pad0:1;
unsigned disable:1;
} ss0;
struct
{
unsigned r_wrap_mode:3;
unsigned t_wrap_mode:3;
unsigned s_wrap_mode:3;
unsigned cube_control_mode:1;
unsigned pad:2;
unsigned max_lod:10;
unsigned min_lod:10;
} ss1;
struct
{
unsigned pad:5;
unsigned default_color_pointer:27;
} ss2;
struct
{
unsigned non_normalized_coord:1;
unsigned pad:12;
unsigned address_round:6;
unsigned max_aniso:3;
unsigned chroma_key_mode:1;
unsigned chroma_key_index:2;
unsigned chroma_key_enable:1;
unsigned monochrome_filter_width:3;
unsigned monochrome_filter_height:3;
} ss3;
};
struct gen7_sampler_state
{
struct
{
unsigned aniso_algorithm:1;
unsigned lod_bias:13;
unsigned min_filter:3;
unsigned mag_filter:3;
unsigned mip_filter:2;
unsigned base_level:5;
unsigned pad1:1;
unsigned lod_preclamp:1;
unsigned default_color_mode:1;
unsigned pad0:1;
unsigned disable:1;
} ss0;
struct
{
unsigned cube_control_mode:1;
unsigned shadow_function:3;
unsigned pad:4;
unsigned max_lod:12;
unsigned min_lod:12;
} ss1;
struct
{
unsigned pad:5;
unsigned default_color_pointer:27;
} ss2;
struct
{
unsigned r_wrap_mode:3;
unsigned t_wrap_mode:3;
unsigned s_wrap_mode:3;
unsigned pad:1;
unsigned non_normalized_coord:1;
unsigned trilinear_quality:2;
unsigned address_round:6;
unsigned max_aniso:3;
unsigned chroma_key_mode:1;
unsigned chroma_key_index:2;
unsigned chroma_key_enable:1;
unsigned pad0:6;
} ss3;
};
struct brw_clipper_viewport
{
float xmin;
float xmax;
float ymin;
float ymax;
};
struct brw_cc_viewport
{
float min_depth;
float max_depth;
};
struct brw_sf_viewport
{
struct {
float m00;
float m11;
float m22;
float m30;
float m31;
float m32;
} viewport;
/* scissor coordinates are inclusive */
struct {
int16_t xmin;
int16_t ymin;
int16_t xmax;
int16_t ymax;
} scissor;
};
struct gen6_sf_viewport {
float m00;
float m11;
float m22;
float m30;
float m31;
float m32;
};
struct gen7_sf_clip_viewport {
struct {
float m00;
float m11;
float m22;
float m30;
float m31;
float m32;
} viewport;
unsigned pad0[2];
struct {
float xmin;
float xmax;
float ymin;
float ymax;
} guardband;
float pad1[4];
};
struct brw_vertex_element_state
{
struct
{
unsigned src_offset:11;
unsigned pad:5;
unsigned src_format:9;
unsigned pad0:1;
unsigned valid:1;
unsigned vertex_buffer_index:5;
} ve0;
struct
{
unsigned dst_offset:8;
unsigned pad:8;
unsigned vfcomponent3:4;
unsigned vfcomponent2:4;
unsigned vfcomponent1:4;
unsigned vfcomponent0:4;
} ve1;
};
struct brw_urb_immediate {
unsigned opcode:4;
unsigned offset:6;
unsigned swizzle_control:2;
unsigned pad:1;
unsigned allocate:1;
unsigned used:1;
unsigned complete:1;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
};
/* Instruction format for the execution units:
*/
struct brw_instruction
{
struct
{
unsigned opcode:7;
unsigned pad:1;
unsigned access_mode:1;
unsigned mask_control:1;
unsigned dependency_control:2;
unsigned compression_control:2; /* gen6: quater control */
unsigned thread_control:2;
unsigned predicate_control:4;
unsigned predicate_inverse:1;
unsigned execution_size:3;
/**
* Conditional Modifier for most instructions. On Gen6+, this is also
* used for the SEND instruction's Message Target/SFID.
*/
unsigned destreg__conditionalmod:4;
unsigned acc_wr_control:1;
unsigned cmpt_control:1;
unsigned debug_control:1;
unsigned saturate:1;
} header;
union {
struct
{
unsigned dest_reg_file:2;
unsigned dest_reg_type:3;
unsigned src0_reg_file:2;
unsigned src0_reg_type:3;
unsigned src1_reg_file:2;
unsigned src1_reg_type:3;
unsigned pad:1;
unsigned dest_subreg_nr:5;
unsigned dest_reg_nr:8;
unsigned dest_horiz_stride:2;
unsigned dest_address_mode:1;
} da1;
struct
{
unsigned dest_reg_file:2;
unsigned dest_reg_type:3;
unsigned src0_reg_file:2;
unsigned src0_reg_type:3;
unsigned src1_reg_file:2; /* 0x00000c00 */
unsigned src1_reg_type:3; /* 0x00007000 */
unsigned pad:1;
int dest_indirect_offset:10; /* offset against the deref'd address reg */
unsigned dest_subreg_nr:3; /* subnr for the address reg a0.x */
unsigned dest_horiz_stride:2;
unsigned dest_address_mode:1;
} ia1;
struct
{
unsigned dest_reg_file:2;
unsigned dest_reg_type:3;
unsigned src0_reg_file:2;
unsigned src0_reg_type:3;
unsigned src1_reg_file:2;
unsigned src1_reg_type:3;
unsigned pad:1;
unsigned dest_writemask:4;
unsigned dest_subreg_nr:1;
unsigned dest_reg_nr:8;
unsigned dest_horiz_stride:2;
unsigned dest_address_mode:1;
} da16;
struct
{
unsigned dest_reg_file:2;
unsigned dest_reg_type:3;
unsigned src0_reg_file:2;
unsigned src0_reg_type:3;
unsigned pad0:6;
unsigned dest_writemask:4;
int dest_indirect_offset:6;
unsigned dest_subreg_nr:3;
unsigned dest_horiz_stride:2;
unsigned dest_address_mode:1;
} ia16;
struct {
unsigned dest_reg_file:2;
unsigned dest_reg_type:3;
unsigned src0_reg_file:2;
unsigned src0_reg_type:3;
unsigned src1_reg_file:2;
unsigned src1_reg_type:3;
unsigned pad:1;
int jump_count:16;
} branch_gen6;
struct {
unsigned dest_reg_file:1;
unsigned flag_subreg_nr:1;
unsigned flag_reg_nr:1;
unsigned pad0:1;
unsigned src0_abs:1;
unsigned src0_negate:1;
unsigned src1_abs:1;
unsigned src1_negate:1;
unsigned src2_abs:1;
unsigned src2_negate:1;
unsigned src_reg_type:2;
unsigned dest_reg_type:2;
unsigned pad1:1;
unsigned nib_ctrl:1;
unsigned pad2:1;
unsigned dest_writemask:4;
unsigned dest_subreg_nr:3;
unsigned dest_reg_nr:8;
} da3src;
uint32_t ud;
} bits1;
union {
struct
{
unsigned src0_subreg_nr:5;
unsigned src0_reg_nr:8;
unsigned src0_abs:1;
unsigned src0_negate:1;
unsigned src0_address_mode:1;
unsigned src0_horiz_stride:2;
unsigned src0_width:3;
unsigned src0_vert_stride:4;
unsigned flag_subreg_nr:1;
unsigned flag_reg_nr:1;
unsigned pad:5;
} da1;
struct
{
int src0_indirect_offset:10;
unsigned src0_subreg_nr:3;
unsigned src0_abs:1;
unsigned src0_negate:1;
unsigned src0_address_mode:1;
unsigned src0_horiz_stride:2;
unsigned src0_width:3;
unsigned src0_vert_stride:4;
unsigned flag_subreg_nr:1;
unsigned flag_reg_nr:1;
unsigned pad:5;
} ia1;
struct
{
unsigned src0_swz_x:2;
unsigned src0_swz_y:2;
unsigned src0_subreg_nr:1;
unsigned src0_reg_nr:8;
unsigned src0_abs:1;
unsigned src0_negate:1;
unsigned src0_address_mode:1;
unsigned src0_swz_z:2;
unsigned src0_swz_w:2;
unsigned pad0:1;
unsigned src0_vert_stride:4;
unsigned flag_subreg_nr:1;
unsigned flag_reg_nr:1;
unsigned pad1:5;
} da16;
struct
{
unsigned src0_swz_x:2;
unsigned src0_swz_y:2;
int src0_indirect_offset:6;
unsigned src0_subreg_nr:3;
unsigned src0_abs:1;
unsigned src0_negate:1;
unsigned src0_address_mode:1;
unsigned src0_swz_z:2;
unsigned src0_swz_w:2;
unsigned pad0:1;
unsigned src0_vert_stride:4;
unsigned flag_subreg_nr:1;
unsigned flag_reg_nr:1;
unsigned pad1:5;
} ia16;
/* Extended Message Descriptor for Ironlake (Gen5) SEND instruction.
*
* Does not apply to Gen6+. The SFID/message target moved to bits
* 27:24 of the header (destreg__conditionalmod); EOT is in bits3.
*/
struct
{
unsigned pad:26;
unsigned end_of_thread:1;
unsigned pad1:1;
unsigned sfid:4;
} send_gen5; /* for Ironlake only */
struct {
unsigned src0_rep_ctrl:1;
unsigned src0_swizzle:8;
unsigned src0_subreg_nr:3;
unsigned src0_reg_nr:8;
unsigned pad0:1;
unsigned src1_rep_ctrl:1;
unsigned src1_swizzle:8;
unsigned src1_subreg_nr_low:2;
} da3src;
uint32_t ud;
} bits2;
union
{
struct
{
unsigned src1_subreg_nr:5;
unsigned src1_reg_nr:8;
unsigned src1_abs:1;
unsigned src1_negate:1;
unsigned src1_address_mode:1;
unsigned src1_horiz_stride:2;
unsigned src1_width:3;
unsigned src1_vert_stride:4;
unsigned pad0:7;
} da1;
struct
{
unsigned src1_swz_x:2;
unsigned src1_swz_y:2;
unsigned src1_subreg_nr:1;
unsigned src1_reg_nr:8;
unsigned src1_abs:1;
unsigned src1_negate:1;
unsigned src1_address_mode:1;
unsigned src1_swz_z:2;
unsigned src1_swz_w:2;
unsigned pad1:1;
unsigned src1_vert_stride:4;
unsigned pad2:7;
} da16;
struct
{
int src1_indirect_offset:10;
unsigned src1_subreg_nr:3;
unsigned src1_abs:1;
unsigned src1_negate:1;
unsigned src1_address_mode:1;
unsigned src1_horiz_stride:2;
unsigned src1_width:3;
unsigned src1_vert_stride:4;
unsigned pad1:7;
} ia1;
struct
{
unsigned src1_swz_x:2;
unsigned src1_swz_y:2;
int src1_indirect_offset:6;
unsigned src1_subreg_nr:3;
unsigned src1_abs:1;
unsigned src1_negate:1;
unsigned src1_address_mode:1;
unsigned src1_swz_z:2;
unsigned src1_swz_w:2;
unsigned pad1:1;
unsigned src1_vert_stride:4;
unsigned pad2:7;
} ia16;
struct
{
int jump_count:16; /* note: signed */
unsigned pop_count:4;
unsigned pad0:12;
} if_else;
/* This is also used for gen7 IF/ELSE instructions */
struct
{
/* Signed jump distance to the ip to jump to if all channels
* are disabled after the break or continue. It should point
* to the end of the innermost control flow block, as that's
* where some channel could get re-enabled.
*/
int jip:16;
/* Signed jump distance to the location to resume execution
* of this channel if it's enabled for the break or continue.
*/
int uip:16;
} break_cont;
int JIP; /* used by Gen6 CALL instructions; Gen7 JMPI */
/**
* \defgroup SEND instructions / Message Descriptors
*
* @{
*/
/**
* Generic Message Descriptor for Gen4 SEND instructions. The structs
* below expand function_control to something specific for their
* message. Due to struct packing issues, they duplicate these bits.
*
* See the G45 PRM, Volume 4, Table 14-15.
*/
struct {
unsigned function_control:16;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} generic;
/**
* Generic Message Descriptor for Gen5-7 SEND instructions.
*
* See the Sandybridge PRM, Volume 2 Part 2, Table 8-15. (Sadly, most
* of the information on the SEND instruction is missing from the public
* Ironlake PRM.)
*
* The table claims that bit 31 is reserved/MBZ on Gen6+, but it lies.
* According to the SEND instruction description:
* "The MSb of the message description, the EOT field, always comes from
* bit 127 of the instruction word"...which is bit 31 of this field.
*/
struct {
unsigned function_control:19;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} generic_gen5;
struct {
unsigned opcode:1;
unsigned requester_type:1;
unsigned pad:2;
unsigned resource_select:1;
unsigned pad1:11;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad2:3;
unsigned end_of_thread:1;
} thread_spawner;
struct {
unsigned opcode:1;
unsigned requester_type:1;
unsigned pad0:2;
unsigned resource_select:1;
unsigned pad1:14;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad2:2;
unsigned end_of_thread:1;
} thread_spawner_gen5;
/** G45 PRM, Volume 4, Section 6.1.1.1 */
struct {
unsigned function:4;
unsigned int_type:1;
unsigned precision:1;
unsigned saturate:1;
unsigned data_type:1;
unsigned pad0:8;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} math;
/** Ironlake PRM, Volume 4 Part 1, Section 6.1.1.1 */
struct {
unsigned function:4;
unsigned int_type:1;
unsigned precision:1;
unsigned saturate:1;
unsigned data_type:1;
unsigned snapshot:1;
unsigned pad0:10;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} math_gen5;
/** G45 PRM, Volume 4, Section 4.8.1.1.1 [DevBW] and [DevCL] */
struct {
unsigned binding_table_index:8;
unsigned sampler:4;
unsigned return_format:2;
unsigned msg_type:2;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} sampler;
/** G45 PRM, Volume 4, Section 4.8.1.1.2 [DevCTG] */
struct {
unsigned binding_table_index:8;
unsigned sampler:4;
unsigned msg_type:4;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} sampler_g4x;
/** Ironlake PRM, Volume 4 Part 1, Section 4.11.1.1.3 */
struct {
unsigned binding_table_index:8;
unsigned sampler:4;
unsigned msg_type:4;
unsigned simd_mode:2;
unsigned pad0:1;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} sampler_gen5;
struct {
unsigned binding_table_index:8;
unsigned sampler:4;
unsigned msg_type:5;
unsigned simd_mode:2;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} sampler_gen7;
struct brw_urb_immediate urb;
struct {
unsigned opcode:4;
unsigned offset:6;
unsigned swizzle_control:2;
unsigned pad:1;
unsigned allocate:1;
unsigned used:1;
unsigned complete:1;
unsigned pad0:3;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} urb_gen5;
struct {
unsigned opcode:3;
unsigned offset:11;
unsigned swizzle_control:1;
unsigned complete:1;
unsigned per_slot_offset:1;
unsigned pad0:2;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} urb_gen7;
struct {
unsigned binding_table_index:8;
unsigned search_path_index:3;
unsigned lut_subindex:2;
unsigned message_type:2;
unsigned pad0:4;
unsigned header_present:1;
} vme_gen6;
struct {
unsigned binding_table_index:8;
unsigned pad0:5;
unsigned message_type:2;
unsigned pad1:4;
unsigned header_present:1;
} cre_gen75;
/** 965 PRM, Volume 4, Section 5.10.1.1: Message Descriptor */
struct {
unsigned binding_table_index:8;
unsigned msg_control:4;
unsigned msg_type:2;
unsigned target_cache:2;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} dp_read;
/** G45 PRM, Volume 4, Section 5.10.1.1.2 */
struct {
unsigned binding_table_index:8;
unsigned msg_control:3;
unsigned msg_type:3;
unsigned target_cache:2;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} dp_read_g4x;
/** Ironlake PRM, Volume 4 Part 1, Section 5.10.2.1.2. */
struct {
unsigned binding_table_index:8;
unsigned msg_control:4;
unsigned msg_type:2;
unsigned target_cache:2;
unsigned pad0:3;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} dp_read_gen5;
/** G45 PRM, Volume 4, Section 5.10.1.1.2. For both Gen4 and G45. */
struct {
unsigned binding_table_index:8;
unsigned msg_control:3;
unsigned last_render_target:1;
unsigned msg_type:3;
unsigned send_commit_msg:1;
unsigned response_length:4;
unsigned msg_length:4;
unsigned msg_target:4;
unsigned pad1:3;
unsigned end_of_thread:1;
} dp_write;
/** Ironlake PRM, Volume 4 Part 1, Section 5.10.2.1.2. */
struct {
unsigned binding_table_index:8;
unsigned msg_control:3;
unsigned last_render_target:1;
unsigned msg_type:3;
unsigned send_commit_msg:1;
unsigned pad0:3;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} dp_write_gen5;
/**
* Message for the Sandybridge Sampler Cache or Constant Cache Data Port.
*
* See the Sandybridge PRM, Volume 4 Part 1, Section 3.9.2.1.1.
**/
struct {
unsigned binding_table_index:8;
unsigned msg_control:5;
unsigned msg_type:3;
unsigned pad0:3;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} gen6_dp_sampler_const_cache;
/**
* Message for the Sandybridge Render Cache Data Port.
*
* Most fields are defined in the Sandybridge PRM, Volume 4 Part 1,
* Section 3.9.2.1.1: Message Descriptor.
*
* "Slot Group Select" and "Last Render Target" are part of the
* 5-bit message control for Render Target Write messages. See
* Section 3.9.9.2.1 of the same volume.
*/
struct {
unsigned binding_table_index:8;
unsigned msg_control:5;
unsigned msg_type:4;
unsigned send_commit_msg:1;
unsigned pad0:1;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad1:2;
unsigned end_of_thread:1;
} gen6_dp;
/**
* Message for any of the Gen7 Data Port caches.
*
* Most fields are defined in BSpec volume 5c.2 Data Port / Messages /
* Data Port Messages / Message Descriptor. Once again, "Slot Group
* Select" and "Last Render Target" are part of the 6-bit message
* control for Render Target Writes.
*/
struct {
unsigned binding_table_index:8;
unsigned msg_control:6;
unsigned msg_type:4;
unsigned category:1;
unsigned header_present:1;
unsigned response_length:5;
unsigned msg_length:4;
unsigned pad2:2;
unsigned end_of_thread:1;
} gen7_dp;
/** @} */
struct {
unsigned src1_subreg_nr_high:1;
unsigned src1_reg_nr:8;
unsigned pad0:1;
unsigned src2_rep_ctrl:1;
unsigned src2_swizzle:8;
unsigned src2_subreg_nr:3;
unsigned src2_reg_nr:8;
unsigned pad1:2;
} da3src;
int d;
unsigned ud;
float f;
} bits3;
};
struct brw_compact_instruction {
struct {
unsigned opcode:7; /* 0- 6 */
unsigned debug_control:1; /* 7- 7 */
unsigned control_index:5; /* 8-12 */
unsigned data_type_index:5; /* 13-17 */
unsigned sub_reg_index:5; /* 18-22 */
unsigned acc_wr_control:1; /* 23-23 */
unsigned conditionalmod:4; /* 24-27 */
unsigned flag_subreg_nr:1; /* 28-28 */
unsigned cmpt_ctrl:1; /* 29-29 */
unsigned src0_index:2; /* 30-31 */
} dw0;
struct {
unsigned src0_index:3; /* 32-24 */
unsigned src1_index:5; /* 35-39 */
unsigned dst_reg_nr:8; /* 40-47 */
unsigned src0_reg_nr:8; /* 48-55 */
unsigned src1_reg_nr:8; /* 56-63 */
} dw1;
};
#endif
|