1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
|
/*
* Copyright © 2017 Intel Corporation
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice (including the next
* paragraph) shall be included in all copies or substantial portions of the
* Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
* IN THE SOFTWARE.
*
*/
#include "i915/gem.h"
#include "i915/gem_ring.h"
#include "igt.h"
/**
* TEST: gem spin batch
* Category: Core
* Mega feature: General Core features
* Sub-category: IGT Lib
* Functionality: dummy workload
* Feature: context, igt_core
* Test category: GEM_Legacy
*
* SUBTEST: engines
* SUBTEST: legacy
* SUBTEST: legacy-resubmit
* SUBTEST: legacy-resubmit-new
* SUBTEST: resubmit
* SUBTEST: resubmit-all
* SUBTEST: resubmit-new
* SUBTEST: resubmit-new-all
* SUBTEST: spin-all
* SUBTEST: spin-all-new
* SUBTEST: spin-each
* SUBTEST: user-each
*
*/
#define MAX_ERROR 5 /* % */
static void spin(int fd, const intel_ctx_t *ctx_id,
unsigned int engine,
unsigned int flags,
unsigned int timeout_sec)
{
const uint64_t timeout_100ms = 100000000LL;
unsigned long loops = 0;
igt_spin_t *spin;
struct timespec tv = { };
struct timespec itv = { };
uint64_t elapsed;
uint64_t ahnd = get_reloc_ahnd(fd, ctx_id->id);
spin = __igt_spin_new(fd, .ahnd = ahnd, .ctx = ctx_id,
.engine = engine, .flags = flags);
while ((elapsed = igt_nsec_elapsed(&tv)) >> 30 < timeout_sec) {
igt_spin_t *next =
__igt_spin_new(fd, .ahnd = ahnd, .ctx = ctx_id,
.engine = engine, .flags = flags);
igt_spin_set_timeout(spin,
timeout_100ms - igt_nsec_elapsed(&itv));
gem_sync(fd, spin->handle);
igt_debug("loop %lu: interval=%fms (target 100ms), elapsed %fms\n",
loops,
igt_nsec_elapsed(&itv) * 1e-6,
igt_nsec_elapsed(&tv) * 1e-6);
igt_nsec_elapsed(memset(&itv, 0, sizeof(itv)));
igt_spin_free(fd, spin);
spin = next;
loops++;
}
igt_spin_free(fd, spin);
put_ahnd(ahnd);
igt_info("Completed %ld loops in %lld ns, target %ld\n",
loops, (long long)elapsed, (long)(elapsed / timeout_100ms));
assert_within_epsilon(timeout_100ms * loops, elapsed, MAX_ERROR);
}
#define RESUBMIT_NEW_CTX (1 << 0)
#define RESUBMIT_ALL_ENGINES (1 << 1)
static void spin_resubmit(int fd, const intel_ctx_t *ctx,
unsigned int engine, unsigned int flags)
{
const intel_ctx_t *new_ctx = NULL;
igt_spin_t *spin;
uint64_t ahnd = get_reloc_ahnd(fd, ctx->id);
if (flags & RESUBMIT_NEW_CTX)
igt_require(gem_has_contexts(fd));
spin = __igt_spin_new(fd, .ahnd = ahnd, .ctx = ctx, .engine = engine);
if (flags & RESUBMIT_NEW_CTX) {
new_ctx = intel_ctx_create(fd, &ctx->cfg);
spin->execbuf.rsvd1 = new_ctx->id;
}
if (flags & RESUBMIT_ALL_ENGINES) {
const struct intel_execution_engine2 *other;
for_each_ctx_engine(fd, ctx, other) {
spin->execbuf.flags &= ~0x3f;
spin->execbuf.flags |= other->flags;
gem_execbuf(fd, &spin->execbuf);
}
}
gem_execbuf(fd, &spin->execbuf);
igt_spin_end(spin);
gem_sync(fd, spin->handle);
if (flags & RESUBMIT_NEW_CTX)
intel_ctx_destroy(fd, new_ctx);
igt_spin_free(fd, spin);
put_ahnd(ahnd);
}
static void spin_exit_handler(int sig)
{
igt_terminate_spins();
}
static void
spin_on_all_engines(int fd, const intel_ctx_t *ctx,
unsigned long flags, unsigned int timeout_sec)
{
const struct intel_execution_engine2 *e2;
for_each_ctx_engine(fd, ctx, e2) {
igt_fork(child, 1) {
igt_install_exit_handler(spin_exit_handler);
spin(fd, ctx, e2->flags, flags, timeout_sec);
}
}
igt_waitchildren();
}
/*
* Wa_14019159160:MTL
* Wa_114014494547:DG2
* An RCS/CCS workaround on some platforms means that contexts from different
* address spaces cannot run in parallel, they must be timesliced. However, a
* non-preemptible spinner cannot be timesliced. Thus the PARALLEL_SPIN_NEW_CTX
* test cannot be run across both RCS and CCS engines, one or other must be
* skipped for the test to not hit a heartbeat timeout and be killed.
*/
static bool skip_bad_engine(int fd, const struct intel_execution_engine2 *e)
{
uint32_t devid = intel_get_drm_devid(fd);
if (IS_METEORLAKE(devid) && (e->class == I915_ENGINE_CLASS_COMPUTE))
return true;
else if (IS_DG2(devid) && (e->class == I915_ENGINE_CLASS_COMPUTE))
return true;
else
return false;
}
static void spin_all(int i915, const intel_ctx_t *ctx, unsigned int flags)
#define PARALLEL_SPIN_NEW_CTX BIT(0)
{
const struct intel_execution_engine2 *e;
intel_ctx_cfg_t cfg = ctx->cfg;
struct igt_spin *spin, *n;
uint64_t ahnd;
IGT_LIST_HEAD(list);
for_each_ctx_cfg_engine(i915, &cfg, e) {
if (!gem_class_can_store_dword(i915, e->class))
continue;
if (gem_engine_can_block_ggtt_binder(i915, e))
continue;
if (skip_bad_engine(i915, e))
continue;
if (flags & PARALLEL_SPIN_NEW_CTX)
ctx = intel_ctx_create(i915, &cfg);
ahnd = get_reloc_ahnd(i915, ctx->id);
/* Prevent preemption so only one is allowed on each engine */
spin = igt_spin_new(i915,
.ahnd = ahnd,
.ctx = ctx,
.engine = e->flags,
.flags = (IGT_SPIN_POLL_RUN |
IGT_SPIN_NO_PREEMPTION));
igt_spin_busywait_until_started(spin);
igt_list_move(&spin->link, &list);
}
igt_list_for_each_entry_safe(spin, n, &list, link) {
igt_assert(gem_bo_busy(i915, spin->handle));
ahnd = spin->opts.ahnd;
igt_spin_end(spin);
if (flags & PARALLEL_SPIN_NEW_CTX)
intel_ctx_destroy(i915, spin->opts.ctx);
gem_sync(i915, spin->handle);
igt_spin_free(i915, spin);
put_ahnd(ahnd);
}
}
static bool has_userptr(int fd)
{
struct drm_i915_gem_userptr userptr;
int err;
memset(&userptr, 0, sizeof(userptr));
userptr.user_size = 8192;
userptr.user_ptr = -4096;
err = 0;
if (drmIoctl(fd, DRM_IOCTL_I915_GEM_USERPTR, &userptr)) {
err = errno;
igt_assume(err);
}
errno = 0;
return err == EFAULT;
}
igt_main
{
const struct intel_execution_engine2 *e2;
const struct intel_execution_ring *e;
const intel_ctx_t *ctx;
int fd = -1;
igt_fixture {
fd = drm_open_driver(DRIVER_INTEL);
igt_require_gem(fd);
ctx = intel_ctx_create_all_physical(fd);
igt_fork_hang_detector(fd);
}
#define test_each_legacy_ring(test) \
igt_subtest_with_dynamic(test) \
for (e = intel_execution_rings; e->name; e++) \
if (gem_has_ring(fd, eb_ring(e))) \
igt_dynamic_f("%s", e->name)
test_each_legacy_ring("legacy")
spin(fd, intel_ctx_0(fd), eb_ring(e), 0, 3);
test_each_legacy_ring("legacy-resubmit")
spin_resubmit(fd, intel_ctx_0(fd), eb_ring(e), 0);
test_each_legacy_ring("legacy-resubmit-new")
spin_resubmit(fd, intel_ctx_0(fd), eb_ring(e), RESUBMIT_NEW_CTX);
#undef test_each_legacy_ring
igt_subtest("spin-all")
spin_all(fd, ctx, 0);
igt_subtest("spin-all-new")
spin_all(fd, ctx, PARALLEL_SPIN_NEW_CTX);
#define test_each_engine(test) \
igt_subtest_with_dynamic(test) \
for_each_ctx_engine(fd, ctx, e2) \
igt_dynamic_f("%s", e2->name)
test_each_engine("engines")
spin(fd, ctx, e2->flags, 0, 3);
test_each_engine("resubmit")
spin_resubmit(fd, ctx, e2->flags, 0);
test_each_engine("resubmit-new")
spin_resubmit(fd, ctx, e2->flags,
RESUBMIT_NEW_CTX);
test_each_engine("resubmit-all")
spin_resubmit(fd, ctx, e2->flags,
RESUBMIT_ALL_ENGINES);
test_each_engine("resubmit-new-all")
spin_resubmit(fd, ctx, e2->flags,
RESUBMIT_NEW_CTX |
RESUBMIT_ALL_ENGINES);
#undef test_each_engine
igt_subtest_group {
igt_fixture
intel_allocator_multiprocess_start();
igt_subtest("spin-each")
spin_on_all_engines(fd, ctx, 0, 3);
igt_subtest("user-each") {
igt_require(has_userptr(fd));
spin_on_all_engines(fd, ctx, IGT_SPIN_USERPTR, 3);
}
igt_fixture
intel_allocator_multiprocess_stop();
}
igt_fixture {
igt_stop_hang_detector();
intel_ctx_destroy(fd, ctx);
drm_close_driver(fd);
}
}
|