1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
|
/*
* Copyright © 2017 Intel Corporation
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice (including the next
* paragraph) shall be included in all copies or substantial portions of the
* Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
* IN THE SOFTWARE.
*/
#include <errno.h>
#include <fcntl.h>
#include <signal.h>
#include <stdbool.h>
#include <sys/ioctl.h>
#include <sys/time.h>
#include <i915_drm.h>
#include "i915/gem_create.h"
#include "i915/gem_engine_topology.h"
#include "i915/gem_submission.h"
#include "igt_core.h"
#include "igt_gt.h"
#include "igt_params.h"
#include "igt_sysfs.h"
#include "intel_chipset.h"
#include "intel_reg.h"
#include "ioctl_wrappers.h"
#include "drmtest.h"
/**
* SECTION:gem_submission
* @short_description: Helpers for determining submission method
* @title: GEM Submission
*
* This helper library contains functions used for getting information on
* currently used hardware submission method. Different generations of hardware
* support different submission backends, currently we're distinguishing 3
* different methods: legacy ringbuffer submission, execlists, GuC submission.
*/
/**
* gem_submission_method:
* @fd: open i915 drm file descriptor
*
* Returns: Submission method bitmap.
*/
unsigned gem_submission_method(int fd)
{
const int gen = intel_gen(intel_get_drm_devid(fd));
unsigned method = GEM_SUBMISSION_RINGBUF;
int dir;
uint32_t value = 0;
dir = igt_params_open(fd);
if (dir < 0)
return 0;
__igt_sysfs_get_u32(dir, "enable_guc", &value);
if (value & 1) {
method = GEM_SUBMISSION_GUC;
} else if (gen >= 8) {
method = GEM_SUBMISSION_EXECLISTS;
}
close(dir);
return method;
}
/**
* gem_submission_print_method:
* @fd: open i915 drm file descriptor
*
* Helper for pretty-printing currently used submission method
*/
void gem_submission_print_method(int fd)
{
const unsigned method = gem_submission_method(fd);
const struct intel_device_info *info;
info = intel_get_device_info(intel_get_drm_devid(fd));
if (info)
igt_info("Running on %s\n", info->codename);
if (method == GEM_SUBMISSION_GUC) {
igt_info("Using GuC submission\n");
return;
}
if (method == GEM_SUBMISSION_EXECLISTS) {
igt_info("Using Execlists submission\n");
return;
}
igt_info("Using Legacy submission\n");
}
/**
* gem_has_execlists:
* @fd: open i915 drm file descriptor
*
* Feature test macro to query whether the driver is using execlists as a
* hardware submission method.
*/
bool gem_using_execlists(int fd)
{
return gem_submission_method(fd) == GEM_SUBMISSION_EXECLISTS;
}
/**
* gem_has_guc_submission:
* @fd: open i915 drm file descriptor
*
* Feature test macro to query whether the driver is using the GuC as a
* hardware submission method.
*/
bool gem_using_guc_submission(int fd)
{
return gem_submission_method(fd) == GEM_SUBMISSION_GUC;
}
static bool is_wedged(int i915)
{
int err = 0;
if (ioctl(i915, DRM_IOCTL_I915_GEM_THROTTLE))
err = -errno;
return err == -EIO;
}
/**
* gem_test_all_engines:
* @i915: open i915 drm file descriptor
*
* Execute a nop batch on the engine specified, or ALL_ENGINES for all,
* and check it executes.
*/
void gem_test_all_engines(int i915)
{
const uint32_t bbe = MI_BATCH_BUFFER_END;
const struct intel_execution_engine2 *e2;
struct drm_i915_gem_exec_object2 obj = { };
struct drm_i915_gem_execbuffer2 execbuf = {
.buffers_ptr = to_user_pointer(&obj),
.buffer_count = 1,
};
const intel_ctx_t *ctx;
i915 = drm_reopen_driver(i915);
igt_assert(!is_wedged(i915));
ctx = intel_ctx_create_all_physical(i915);
execbuf.rsvd1 = ctx->id;
obj.handle = gem_create(i915, 4096);
gem_write(i915, obj.handle, 0, &bbe, sizeof(bbe));
for_each_ctx_engine(i915, ctx, e2) {
execbuf.flags = e2->flags;
gem_execbuf(i915, &execbuf);
}
gem_sync(i915, obj.handle);
gem_close(i915, obj.handle);
igt_assert(!is_wedged(i915));
intel_ctx_destroy(i915, ctx);
close(i915);
}
/**
* gem_cmdparser_version:
* @i915: open i915 drm file descriptor
*
* Returns the command parser version
*/
int gem_cmdparser_version(int i915)
{
int version = 0;
drm_i915_getparam_t gp = {
.param = I915_PARAM_CMD_PARSER_VERSION,
.value = &version,
};
ioctl(i915, DRM_IOCTL_I915_GETPARAM, &gp);
return version;
}
/**
* gem_engine_has_cmdparser:
* @i915: open i915 drm file descriptor
* @class: an intel_ctx_cfg_t
* @engine: an engine specifier
*
* Returns true if the given engine has a command parser
*/
bool gem_engine_has_cmdparser(int i915, const intel_ctx_cfg_t *cfg,
unsigned int engine)
{
const int gen = intel_gen(intel_get_drm_devid(i915));
const int parser_version = gem_cmdparser_version(i915);
const int class = intel_ctx_cfg_engine_class(cfg, engine);
if (parser_version < 0)
return false;
if (gen == 7)
return true;
/* GFX version 9 BLT command parsing was added in parser version 10 */
if (gen == 9 && class == I915_ENGINE_CLASS_COPY && parser_version >= 10)
return true;
return false;
}
bool gem_has_blitter(int i915)
{
unsigned int blt;
blt = 0;
if (intel_gen(intel_get_drm_devid(i915)) >= 6)
blt = I915_EXEC_BLT;
return gem_has_ring(i915, blt);
}
void gem_require_blitter(int i915)
{
igt_require(gem_has_blitter(i915));
}
static bool gem_engine_has_immutable_submission(int i915, int class)
{
const int gen = intel_gen(intel_get_drm_devid(i915));
int parser_version;
parser_version = gem_cmdparser_version(i915);
if (parser_version < 0)
return false;
if (gen == 9 && class == I915_ENGINE_CLASS_COPY && parser_version > 9)
return true;
return false;
}
/**
* gem_class_has_mutable_submission:
* @i915: open i915 drm file descriptor
* @class: engine class
*
* Returns boolean value if the engine class allows batch modifications
* post execbuf.
*/
bool gem_class_has_mutable_submission(int i915, int class)
{
return !gem_engine_has_immutable_submission(i915, class);
}
/**
* gem_engine_has_mutable_submission:
* @i915: open i915 drm file descriptor
* @engine: the engine (I915_EXEC_RING id) of target
*
* Returns boolean value if the engine allows batch modifications
* post execbuf.
*/
bool gem_engine_has_mutable_submission(int i915, unsigned int engine)
{
return gem_class_has_mutable_submission(i915,
gem_execbuf_flags_to_engine_class(engine));
}
static int __execbuf(int i915, struct drm_i915_gem_execbuffer2 *execbuf)
{
int err;
err = 0;
if (ioctl(i915, DRM_IOCTL_I915_GEM_EXECBUFFER2, execbuf)) {
err = -errno;
igt_assume(err);
}
errno = 0;
return err;
}
static void alarm_handler(int sig)
{
}
static unsigned int
__measure_ringsize(int i915, uint32_t ctx_id, unsigned int engine)
{
struct sigaction old_sa, sa = { .sa_handler = alarm_handler };
struct drm_i915_gem_exec_object2 obj[2];
struct drm_i915_gem_execbuffer2 execbuf;
const uint32_t bbe = MI_BATCH_BUFFER_END;
unsigned int last[2]= { -1, -1 }, count;
struct itimerval itv;
IGT_CORK_HANDLE(cork);
memset(obj, 0, sizeof(obj));
obj[1].handle = gem_create(i915, 4096);
gem_write(i915, obj[1].handle, 0, &bbe, sizeof(bbe));
memset(&execbuf, 0, sizeof(execbuf));
execbuf.buffers_ptr = to_user_pointer(&obj[1]);
execbuf.buffer_count = 1;
execbuf.rsvd1 = ctx_id;
execbuf.flags = engine;
gem_execbuf(i915, &execbuf);
obj[0].handle = igt_cork_plug(&cork, i915);
execbuf.buffers_ptr = to_user_pointer(obj);
execbuf.buffer_count = 2;
sigaction(SIGALRM, &sa, &old_sa);
itv.it_interval.tv_sec = 0;
itv.it_interval.tv_usec = 1000;
itv.it_value.tv_sec = 0;
itv.it_value.tv_usec = 10000;
setitimer(ITIMER_REAL, &itv, NULL);
count = 0;
do {
int err = __execbuf(i915, &execbuf);
if (err == 0) {
count++;
continue;
}
if (err == -EWOULDBLOCK)
break;
if (last[1] == count)
break;
/* sleep until the next timer interrupt (woken on signal) */
pause();
last[1] = last[0];
last[0] = count;
} while (1);
igt_assert(count > 2);
memset(&itv, 0, sizeof(itv));
setitimer(ITIMER_REAL, &itv, NULL);
sigaction(SIGALRM, &old_sa, NULL);
igt_cork_unplug(&cork);
gem_close(i915, obj[0].handle);
gem_close(i915, obj[1].handle);
/* Be conservative, expect relocations, in case we must wrap later */
return count / 2 - 2;
}
unsigned int gem_submission_measure(int i915, const intel_ctx_cfg_t *cfg,
unsigned int engine)
{
const intel_ctx_t *ctx;
unsigned int size;
bool nonblock;
nonblock = fcntl(i915, F_GETFL) & O_NONBLOCK;
if (!nonblock)
fcntl(i915, F_SETFL, fcntl(i915, F_GETFL) | O_NONBLOCK);
igt_assert(cfg);
if (gem_has_contexts(i915))
ctx = intel_ctx_create(i915, cfg);
else
ctx = intel_ctx_0(i915);
if (engine == ALL_ENGINES) {
struct intel_execution_engine2 *e;
size = -1;
for_each_ctx_engine(i915, ctx, e) {
unsigned int this = __measure_ringsize(i915, ctx->id, e->flags);
if (this < size)
size = this;
}
} else {
size = __measure_ringsize(i915, ctx->id, engine);
}
intel_ctx_destroy(i915, ctx);
if (!nonblock)
fcntl(i915, F_SETFL, fcntl(i915, F_GETFL) & ~O_NONBLOCK);
return size;
}
/**
* gem_has_relocations:
* @fd: opened i915 drm file descriptor
*
* Feature test macro to query whether kernel allows for generation to
* use relocations.
*
* Returns: true if we can use relocations, otherwise false
*/
bool gem_has_relocations(int i915)
{
struct drm_i915_gem_relocation_entry reloc = {};
struct drm_i915_gem_exec_object2 obj = {
.handle = gem_create(i915, 4096),
.relocs_ptr = to_user_pointer(&reloc),
.relocation_count = 1,
};
struct drm_i915_gem_execbuffer2 execbuf = {
.buffers_ptr = to_user_pointer(&obj),
.buffer_count = 1,
};
bool has_relocs;
has_relocs = __gem_execbuf(i915, &execbuf) == -ENOENT;
gem_close(i915, obj.handle);
return has_relocs;
}
/**
* gem_allows_obj_alignment
* @fd: opened i915 drm file descriptor
*
* Check does i915 driver allows setting object alignment in exec object to
* handle in kernel and adjust object offset accordingly.
*
* Returns: true if kernel supports setting offset to be aligned, otherwise
* false.
*/
bool gem_allows_obj_alignment(int fd)
{
struct drm_i915_gem_exec_object2 obj = {
.handle = gem_create(fd, 4096),
};
struct drm_i915_gem_execbuffer2 execbuf = {
.buffers_ptr = to_user_pointer(&obj),
.buffer_count = 1,
};
bool ret;
const uint32_t bbe = MI_BATCH_BUFFER_END;
gem_write(fd, obj.handle, 0, &bbe, sizeof(bbe));
gem_execbuf(fd, &execbuf);
obj.alignment = 0x2000;
ret = __gem_execbuf(fd, &execbuf) == 0;
gem_close(fd, obj.handle);
return ret;
}
|