File: masked_constant_fold.ll

package info (click to toggle)
intel-graphics-compiler 1.0.17791.18-1
  • links: PTS, VCS
  • area: main
  • in suites: sid
  • size: 102,312 kB
  • sloc: cpp: 935,343; lisp: 286,143; ansic: 16,196; python: 3,279; yacc: 2,487; lex: 1,642; pascal: 300; sh: 174; makefile: 27
file content (49 lines) | stat: -rw-r--r-- 2,529 bytes parent folder | download
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
;=========================== begin_copyright_notice ============================
;
; Copyright (C) 2020-2021 Intel Corporation
;
; SPDX-License-Identifier: MIT
;
;============================ end_copyright_notice =============================

; RUN: %opt %use_old_pass_manager% -genx-simplify -mcpu=Gen9 -march=genx64 -mtriple=spir64 -S < %s | FileCheck %s

target datalayout = "e-p:64:64-i64:64-n8:16:32"

define <4 x i32> @test_wrr_nontrivial() {
; CHECK-LABEL: @test_wrr_nontrivial(
; CHECK-NEXT:    ret <4 x i32> <i32 0, i32 4, i32 2, i32 4>
 %v = call <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.v4i1(<4 x i32> <i32 0, i32 1, i32 2, i32 3>, <4 x i32> <i32 4, i32 4, i32 4, i32 4>, i32 0, i32 4, i32 1, i16 0, i32 undef, <4 x i1>  <i1 false, i1 true, i1 false, i1 true>)
  ret <4 x i32> %v
}

define <4 x i32> @test_wrr_true_vector() {
; CHECK-LABEL: @test_wrr_true_vector(
; CHECK-NEXT:    ret <4 x i32> <i32 4, i32 4, i32 4, i32 4>
 %v = call <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.v4i1(<4 x i32> <i32 0, i32 1, i32 2, i32 3>, <4 x i32> <i32 4, i32 4, i32 4, i32 4>, i32 0, i32 4, i32 1, i16 0, i32 undef, <4 x i1>  <i1 true, i1 true, i1 true, i1 true>)
  ret <4 x i32> %v
}

define <4 x i32> @test_wrr_true_scalar() {
; CHECK-LABEL: @test_wrr_true_scalar(
; CHECK-NEXT:    ret <4 x i32> <i32 4, i32 4, i32 4, i32 4>
  %v = call <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.i1(<4 x i32> <i32 0, i32 1, i32 2, i32 3>, <4 x i32> <i32 4, i32 4, i32 4, i32 4>, i32 0, i32 4, i32 1, i16 0, i32 undef, i1 true)
  ret <4 x i32> %v
}

define <4 x i32> @test_wrr_false_vector() {
; CHECK-LABEL: @test_wrr_false_vector(
; CHECK-NEXT:    ret <4 x i32> <i32 0, i32 1, i32 2, i32 3>
  %v = call <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.v4i1(<4 x i32> <i32 0, i32 1, i32 2, i32 3>, <4 x i32> <i32 4, i32 4, i32 4, i32 4>, i32 0, i32 4, i32 1, i16 0, i32 undef, <4 x i1>  <i1 false, i1 false, i1 false, i1 false>)
  ret <4 x i32> %v
}

define <4 x i32> @test_wrr_false_scalar() {
; CHECK-LABEL: @test_wrr_false_scalar(
; CHECK-NEXT:    ret <4 x i32> <i32 0, i32 1, i32 2, i32 3>
  %v = call <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.i1(<4 x i32> <i32 0, i32 1, i32 2, i32 3>, <4 x i32> <i32 4, i32 4, i32 4, i32 4>, i32 0, i32 4, i32 1, i16 0, i32 undef, i1 false)
  ret <4 x i32> %v
}

declare <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.v4i1(<4 x i32>, <4 x i32>, i32, i32, i32, i16, i32, <4 x i1>)
declare <4 x i32> @llvm.genx.wrregioni.v4i32.v4i32.i16.i1(<4 x i32>, <4 x i32>, i32, i32, i32, i16, i32, i1)