File: store-vector-local.ll

package info (click to toggle)
intel-graphics-compiler 1.0.17791.18-1
  • links: PTS, VCS
  • area: main
  • in suites: sid
  • size: 102,312 kB
  • sloc: cpp: 935,343; lisp: 286,143; ansic: 16,196; python: 3,279; yacc: 2,487; lex: 1,642; pascal: 300; sh: 174; makefile: 27
file content (203 lines) | stat: -rw-r--r-- 13,910 bytes parent folder | download
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
;=========================== begin_copyright_notice ============================
;
; Copyright (C) 2023 Intel Corporation
;
; SPDX-License-Identifier: MIT
;
;============================ end_copyright_notice =============================

;
; RUN: %opt %use_old_pass_manager% -enable-debugify -GenXLoadStoreLowering -march=genx64 -mcpu=Gen9 -mtriple=spir64-unknown-unknown -enable-ldst-lowering=true -mattr=+ocl_runtime -S < %s 2>&1 | FileCheck %s
; RUN: %opt %use_old_pass_manager% -enable-debugify -GenXLoadStoreLowering -march=genx64 -mcpu=Gen11 -mtriple=spir64-unknown-unknown -enable-ldst-lowering=true -mattr=+ocl_runtime -S < %s 2>&1 | FileCheck --check-prefix=CHECK-SLM-BLOCK %s
; RUN: %opt %use_old_pass_manager% -enable-debugify -GenXLoadStoreLowering -march=genx64 -mcpu=XeHPC -mtriple=spir64-unknown-unknown -enable-ldst-lowering=true -mattr=+ocl_runtime -S < %s 2>&1 | FileCheck --check-prefix=CHECK-LSC %s
;
; CHECK-NOT: WARNING
; CHECK: CheckModuleDebugify: PASS
; CHECK-SLM-BLOCK-NOT: WARNING
; CHECK-SLM-BLOCK: CheckModuleDebugify: PASS
; CHECK-LSC-NOT: WARNING
; CHECK-LSC: CheckModuleDebugify: PASS

; COM: Basic test on store lowering pass
; COM: simplest store to addrspace(3)

target datalayout = "e-p:64:64-p3:32:32-i64:64-n8:16:32:64"
target triple = "genx64-unknown-unknown"

; Address space 3 (local) operations are lowered into bti/slm intrinsics

define void @replace_store_i8_block(<16 x i8> addrspace(3)* %pi8, <16 x i8> %val) {
; CHECK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i8(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i8> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v2i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 2, <2 x i8> zeroinitializer, i32 0, i32 %{{[^,]+}}, i16 1, i32 0, <2 x i64> %{{[^)]+}})
  store <16 x i8> %val, <16 x i8> addrspace(3)* %pi8
  ret void
}

define void @replace_store_i16_block(<16 x i16> addrspace(3)* %pi16, <16 x i16> %val) {
; CHECK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i16(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i16> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v4i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 4, <2 x i8> zeroinitializer, i32 0, i32 %{{[^,]+}}, i16 1, i32 0, <4 x i64> %{{[^)]+}})
  store <16 x i16> %val, <16 x i16> addrspace(3)* %pi16
  ret void
}

define void @replace_store_i32_block(<16 x i32> addrspace(3)* %pi32, <16 x i32> %val) {
; CHECK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i32(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v8i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 5, <2 x i8> zeroinitializer, i32 0, i32 %{{[^,]+}}, i16 1, i32 0, <8 x i64> %{{[^)]+}})
  store <16 x i32> %val, <16 x i32> addrspace(3)* %pi32
  ret void
}

define void @replace_store_i64_block(<16 x i64> addrspace(3)* %pi64, <16 x i64> %val) {
; CHECK: call void @llvm.genx.scatter.scaled.v32i1.v32i32.v32i32
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i64(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v16i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 6, <2 x i8> zeroinitializer, i32 0, i32 %{{[^,]+}}, i16 1, i32 0, <16 x i64> %val)
  store <16 x i64> %val, <16 x i64> addrspace(3)* %pi64
  ret void
}

define void @replace_store_i8_block_unaligned(<16 x i8> addrspace(3)* %pi8, <16 x i8> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v16i1.v2i8.v16i32.v16i32
  store <16 x i8> %val, <16 x i8> addrspace(3)* %pi8, align 1
  ret void
}

define void @replace_store_i16_block_unaligned(<16 x i16> addrspace(3)* %pi16, <16 x i16> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v16i1.v2i8.v16i32.v16i32
  store <16 x i16> %val, <16 x i16> addrspace(3)* %pi16, align 1
  ret void
}

define void @replace_store_i32_block_unaligned(<16 x i32> addrspace(3)* %pi32, <16 x i32> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v16i1.v2i8.v16i32.v16i32
  store <16 x i32> %val, <16 x i32> addrspace(3)* %pi32, align 1
  ret void
}

define void @replace_store_i64_block_unaligned(<16 x i64> addrspace(3)* %pi64, <16 x i64> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v32i1.v32i32.v32i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v16i1.v2i8.v16i32.v16i64
  store <16 x i64> %val, <16 x i64> addrspace(3)* %pi64, align 1
  ret void
}

define void @replace_store_i8_block_dwalign(<16 x i8> addrspace(3)* %pi8, <16 x i8> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v4i32
  store <16 x i8> %val, <16 x i8> addrspace(3)* %pi8, align 4
  ret void
}

define void @replace_store_i16_block_dwalign(<16 x i16> addrspace(3)* %pi16, <16 x i16> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v8i32
  store <16 x i16> %val, <16 x i16> addrspace(3)* %pi16, align 4
  ret void
}

define void @replace_store_i32_block_dwalign(<16 x i32> addrspace(3)* %pi32, <16 x i32> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v16i1.v16i32.v16i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v16i32
  store <16 x i32> %val, <16 x i32> addrspace(3)* %pi32, align 4
  ret void
}

define void @replace_store_i64_block_dwalign(<16 x i64> addrspace(3)* %pi64, <16 x i64> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v32i1.v32i32.v32i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v32i32
  store <16 x i64> %val, <16 x i64> addrspace(3)* %pi64, align 4
  ret void
}

define void @replace_store_i8_block_owalign(<16 x i8> addrspace(3)* %pi8, <16 x i8> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i8(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i8> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v2i64
  store <16 x i8> %val, <16 x i8> addrspace(3)* %pi8, align 16
  ret void
}

define void @replace_store_i16_block_owalign(<16 x i16> addrspace(3)* %pi16, <16 x i16> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i16(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i16> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v4i64
  store <16 x i16> %val, <16 x i16> addrspace(3)* %pi16, align 16
  ret void
}

define void @replace_store_i32_block_owalign(<16 x i32> addrspace(3)* %pi32, <16 x i32> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i32(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v8i64
  store <16 x i32> %val, <16 x i32> addrspace(3)* %pi32, align 16
  ret void
}

define void @replace_store_i64_block_owalign(<16 x i64> addrspace(3)* %pi64, <16 x i64> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i64(i32 254, i32 %{{[a-zA-Z0-9.]+}}, <16 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v16i64
  store <16 x i64> %val, <16 x i64> addrspace(3)* %pi64, align 16
  ret void
}

define void @replace_store_i8_block_1023bytes(<1023 x i8> addrspace(3)* %p, <1023 x i8> %val) {
; CHECK-SLM-BLOCK: [[ADDR0:%[^ ]+]] = lshr i32 %[[BASE:[^,]+]], 4
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR0]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR128:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 8
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR128]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR256:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 16
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR256]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR384:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 24
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR384]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR512:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 32
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR512]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR640:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 40
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR640]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR768:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 48
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v128i8(i32 254, i32 [[ADDR768]], <128 x i8>
; CHECK-SLM-BLOCK: [[ADDR896:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 56
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v64i8(i32 254, i32 [[ADDR896]], <64 x i8>
; CHECK-SLM-BLOCK: [[ADDR960:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 60
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v32i8(i32 254, i32 [[ADDR960]], <32 x i8>
; CHECK-SLM-BLOCK: [[ADDR992:%[0-9a-zA-Z.]+]] = add i32 [[ADDR0]], 62
; CHECK-SLM-BLOCK: call void @llvm.genx.oword.st.v16i8(i32 254, i32 [[ADDR992]], <16 x i8>
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v15i1.v15i32.v15i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v64i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 8, <2 x i8> zeroinitializer, i32 0, i32 [[ADDR:%[a-zA-Z0-9.]+]], i16 1, i32 0, <64 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDR512:%[^ ]+]] = add i32 [[ADDR]], 512
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v32i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 7, <2 x i8> zeroinitializer, i32 0, i32 [[ADDR512]], i16 1, i32 0, <32 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDR768:%[^ ]+]] = add i32 [[ADDR]], 768
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v16i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 6, <2 x i8> zeroinitializer, i32 0, i32 [[ADDR768]], i16 1, i32 0, <16 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDR896:%[^ ]+]] = add i32 [[ADDR]], 896
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v8i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 5, <2 x i8> zeroinitializer, i32 0, i32 [[ADDR896]], i16 1, i32 0, <8 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDR960:%[^ ]+]] = add i32 [[ADDR]], 960
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v4i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 4, <2 x i8> zeroinitializer, i32 0, i32 [[ADDR960]], i16 1, i32 0, <4 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDR992:%[^ ]+]] = add i32 [[ADDR]], 992
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v3i64(<1 x i1> <i1 true>, i8 2, i8 4, i8 3, <2 x i8> zeroinitializer, i32 0, i32 [[ADDR992]], i16 1, i32 0, <3 x i64> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v7i1.v2i8.v7i32.v7i32(<7 x i1> <i1 true, i1 true, i1 true, i1 true, i1 true, i1 true, i1 true>, i8 2, i8 5, i8 1, <2 x i8> zeroinitializer, i32 0, <7 x i32> %{{[a-zA-Z0-9.]+}}, i16 1, i32 0, <7 x i32> %{{[a-zA-Z0-9.]+}})
  store <1023 x i8> %val, <1023 x i8> addrspace(3)* %p
  ret void
}

define void @replace_store_i8_block_1023bytes_dwalign(<1023 x i8> addrspace(3)* %p, <1023 x i8> %val) {
; CHECK-SLM-BLOCK: call void @llvm.genx.scatter.scaled.v1023i1.v1023i32.v1023i32
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v64i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 8, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW:%[a-zA-Z0-9.]+]], i16 1, i32 0, <64 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW256:%[^ ]+]] = add i32 [[ADDRDW]], 256
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v64i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 8, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW256]], i16 1, i32 0, <64 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW512:%[^ ]+]] = add i32 [[ADDRDW]], 512
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v64i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 8, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW512]], i16 1, i32 0, <64 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW768:%[^ ]+]] = add i32 [[ADDRDW]], 768
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v32i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 7, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW768]], i16 1, i32 0, <32 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW896:%[^ ]+]] = add i32 [[ADDRDW]], 896
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v16i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 6, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW896]], i16 1, i32 0, <16 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW960:%[^ ]+]] = add i32 [[ADDRDW]], 960
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v8i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 5, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW960]], i16 1, i32 0, <8 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW992:%[^ ]+]] = add i32 [[ADDRDW]], 992
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v4i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 4, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW992]], i16 1, i32 0, <4 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: [[ADDRDW1008:%[^ ]+]] = add i32 [[ADDRDW]], 1008
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v1i1.v2i8.i32.v3i32(<1 x i1> <i1 true>, i8 2, i8 3, i8 3, <2 x i8> zeroinitializer, i32 0, i32 [[ADDRDW1008]], i16 1, i32 0, <3 x i32> %{{[a-zA-Z0-9.]+}})
; CHECK-LSC: call void @llvm.vc.internal.lsc.store.slm.v3i1.v2i8.v3i32.v3i32(<3 x i1> <i1 true, i1 true, i1 true>, i8 2, i8 5, i8 1, <2 x i8> zeroinitializer, i32 0, <3 x i32> %{{[a-zA-Z0-9.]+}}, i16 1, i32 0, <3 x i32> %{{[a-zA-Z0-9.]+}})
  store <1023 x i8> %val, <1023 x i8> addrspace(3)* %p, align 4
  ret void
}