File: tensorfloat32.ll

package info (click to toggle)
intel-graphics-compiler2 2.22.3-1
  • links: PTS, VCS
  • area: main
  • in suites: sid
  • size: 107,676 kB
  • sloc: cpp: 809,645; lisp: 288,070; ansic: 16,397; python: 4,010; yacc: 2,588; lex: 1,666; pascal: 314; sh: 186; makefile: 38
file content (32 lines) | stat: -rw-r--r-- 1,715 bytes parent folder | download
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
;=========================== begin_copyright_notice ============================
;
; Copyright (C) 2023-2025 Intel Corporation
;
; SPDX-License-Identifier: MIT
;
;============================ end_copyright_notice =============================

; RUN: %opt_legacy_typed %use_old_pass_manager% -GenXTranslateSPIRVBuiltins -vc-spirv-builtins-bif-path=%VC_SPIRV_BIF_TYPED_PTRS% -march=genx64 -mcpu=XeHPC -S < %s | FileCheck %s
; RUN: %opt_legacy_opaque %use_old_pass_manager% -GenXTranslateSPIRVBuiltins -vc-spirv-builtins-bif-path=%VC_SPIRV_BIF_OPAQUE_PTRS% -march=genx64 -mcpu=XeHPC -S < %s | FileCheck %s

; RUN: %opt_new_pm_typed -passes=GenXTranslateSPIRVBuiltins -vc-spirv-builtins-bif-path=%VC_SPIRV_BIF_TYPED_PTRS% -march=genx64 -mcpu=XeHPC -S < %s | FileCheck %s
; RUN: %opt_new_pm_opaque -passes=GenXTranslateSPIRVBuiltins -vc-spirv-builtins-bif-path=%VC_SPIRV_BIF_OPAQUE_PTRS% -march=genx64 -mcpu=XeHPC -S < %s | FileCheck %s

declare spir_func float @_Z27__spirv_RoundFToTF32INTELf(float) #0
declare spir_func <16 x float> @_Z27__spirv_RoundFToTF32INTELDv16_f(<16 x float>) #0

define float @scalar_to(float %arg) {
  ; CHECK: [[ROUND:%[^ ]+]] = call i32 @llvm.vc.internal.round.to.tf32.i32.f32(float %arg)
  ; CHECK: %res = bitcast i32 [[ROUND]] to float
  %res = call float @_Z27__spirv_RoundFToTF32INTELf(float %arg)
  ret float %res
}

define <16 x float> @vector_to(<16 x float> %arg) {
  ; CHECK: [[VROUND:%[^ ]+]] = call <16 x i32> @llvm.vc.internal.round.to.tf32.v16i32.v16f32(<16 x float> %arg)
  ; CHECK: %res = bitcast <16 x i32> [[VROUND]] to <16 x float>
  %res = call <16 x float> @_Z27__spirv_RoundFToTF32INTELDv16_f(<16 x float> %arg)
  ret <16 x float> %res
}

attributes #0 = { nounwind }