File: lsc_atomic_ugm_f64.ll

package info (click to toggle)
intel-graphics-compiler2 2.28.4-4
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 792,744 kB
  • sloc: cpp: 5,761,745; ansic: 466,928; lisp: 312,143; python: 114,790; asm: 44,736; pascal: 10,930; sh: 8,033; perl: 7,914; ml: 3,625; awk: 3,523; yacc: 2,747; javascript: 2,667; lex: 1,898; f90: 1,028; cs: 573; xml: 474; makefile: 344; objc: 162
file content (72 lines) | stat: -rw-r--r-- 4,199 bytes parent folder | download
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
;=========================== begin_copyright_notice ============================
;
; Copyright (C) 2023 Intel Corporation
;
; SPDX-License-Identifier: MIT
;
;============================ end_copyright_notice =============================

; RUN: %opt %use_old_pass_manager% -GenXBuiltinFunctions -march=genx64 -mtriple=spir64-unknown-unknown \
; RUN: -mcpu=XeLPG -S < %s 2>&1 | FileCheck %s
; RUN: %opt %use_old_pass_manager% -GenXBuiltinFunctions -march=genx64 -mtriple=spir64-unknown-unknown \
; RUN: -mcpu=XeHPC -S < %s 2>&1 | FileCheck --check-prefix=CHECK-XeHPC %s
; RUN: %opt %use_old_pass_manager% -GenXBuiltinFunctions -march=genx64 -mtriple=spir64-unknown-unknown \
; RUN: -mcpu=Xe3P -S < %s 2>&1 | FileCheck --check-prefix=CHECK-XeHPC %s


; CHECK-NOT: WARNING
; CHECK-XeHPC-NOT: WARNING

; CHECK: @test_fadd_kernel
; CHECK: = call <16 x double> @__vc_builtin_atomic_ugm_v16f64_v2i8
; CHECK: ret void
; CHECK: @test_fcas_kernel
; CHECK: = call <16 x double> @__vc_builtin_atomic_ugm_v16f64_v2i8
; CHECK: ret void
; CHECK: @test_store_kernel
; CHECK: = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64
; CHECK: ret void
; CHECK: @test_load_kernel
; CHECK: = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64
; CHECK: ret void
; CHECK-XeHPC: @test_fadd_kernel
; CHECK-XeHPC: = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64
; CHECK-XeHPC: ret void
; CHECK-XeHPC: @test_fcas_kernel
; CHECK-XeHPC: = call <16 x double> @__vc_builtin_atomic_ugm_v16f64_v2i8
; CHECK-XeHPC: ret void
; CHECK-XeHPC: @test_store_kernel
; CHECK-XeHPC: = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64
; CHECK-XeHPC: ret void
; CHECK-XeHPC: @test_load_kernel
; CHECK-XeHPC: = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64
; CHECK-XeHPC: ret void


declare <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64(<16 x i1>, i8, i8, i8, <2 x i8>, i64, <16 x i64>, i16, i32, <16 x double>, <16 x double>, <16 x double>)

define dllexport spir_kernel void @test_fadd_kernel(<16 x i1> %pred, <16 x i64> %index, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru) {
  %1 = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64(<16 x i1> %pred, i8 19, i8 3, i8 4, <2 x i8> zeroinitializer, i64 0, <16 x i64> %index, i16 1, i32 0, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru)
  ret void
}

define dllexport spir_kernel void @test_fcas_kernel(<16 x i1> %pred, <16 x i64> %index, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru) {
  %1 = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64(<16 x i1> %pred, i8 23, i8 3, i8 4, <2 x i8> zeroinitializer, i64 0, <16 x i64> %index, i16 1, i32 0, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru)
  ret void
}

define dllexport spir_kernel void @test_store_kernel(<16 x i1> %pred, <16 x i64> %index, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru) {
  %1 = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64(<16 x i1> %pred, i8 11, i8 3, i8 4, <2 x i8> zeroinitializer, i64 0, <16 x i64> %index, i16 1, i32 0, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru)
  ret void
}

define dllexport spir_kernel void @test_load_kernel(<16 x i1> %pred, <16 x i64> %index, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru) {
  %1 = tail call <16 x double> @llvm.vc.internal.lsc.atomic.ugm.v16f64.v16i1.v2i8.v16i64(<16 x i1> %pred, i8 10, i8 3, i8 4, <2 x i8> zeroinitializer, i64 0, <16 x i64> %index, i16 1, i32 0, <16 x double> %src1, <16 x double> %src2, <16 x double> %passthru)
  ret void
}

define <16 x double> @__vc_builtin_atomic_ugm_v16f64_v2i8(<16 x i8> noundef %pred, i8 noundef signext %op, <2 x i8> %cachecontrols, i64 noundef %base, <16 x i64> noundef %index, i16 noundef signext %scale, i32 noundef %offset, <16 x double> noundef %src1, <16 x double> noundef %src2, <16 x double> noundef %passthru) #0 {
  ret <16 x double> zeroinitializer
}

attributes #0 = { "VC.Builtin" }