1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
|
/*
* Copyright (c) 2014-2017, Intel Corporation
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included
* in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE.
*/
//!
//! \file mhw_state_heap_g8.c
//! \brief This modules implements HW interface layer to be used on all platforms on all operating systems/DDIs, across MHW components.
//!
#include "mhw_state_heap_g8.h"
#include "mhw_cp_interface.h"
#include "mhw_render_hwcmd_g8_X.h"
MHW_STATE_HEAP_INTERFACE_G8_X::MHW_STATE_HEAP_INTERFACE_G8_X(
PMOS_INTERFACE pInputOSInterface, int8_t bDynamicMode):
MHW_STATE_HEAP_INTERFACE_GENERIC(pInputOSInterface, bDynamicMode)
{
m_wBtIdxAlignment = m_mhwNumBindingTableEntryOffset;
m_wIdAlignment = (1 << m_mhwGenericOffsetShift);
m_wCurbeAlignment = (1 << m_mhwGenericOffsetShift);
m_dwSizeSurfaceState = MOS_ALIGN_CEIL(mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD::byteSize, MHW_SURFACE_STATE_ALIGN);
m_dwSizeSurfaceStateAdv = MOS_ALIGN_CEIL(mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD::byteSize, MHW_SURFACE_STATE_ALIGN);
m_dwMaxSurfaceStateSize = MOS_MAX(m_dwSizeSurfaceState, m_dwSizeSurfaceStateAdv);
m_wSizeOfInterfaceDescriptor = mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD::byteSize;
m_wSizeOfCmdInterfaceDescriptorData = MOS_ALIGN_CEIL(m_wSizeOfInterfaceDescriptor, m_wIdAlignment);
m_wSizeOfCmdSamplerState = mhw_state_heap_g8_X::SAMPLER_STATE_CMD::byteSize;
InitHwSizes();
}
MHW_STATE_HEAP_INTERFACE_G8_X::~MHW_STATE_HEAP_INTERFACE_G8_X()
{
MHW_FUNCTION_ENTER;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::InitHwSizes()
{
m_HwSizes.dwSizeMediaObjectHeaderCmd = mhw_render_g8_X::MEDIA_OBJECT_CMD::byteSize;
m_HwSizes.dwSizeSurfaceState = MOS_ALIGN_CEIL(mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD::byteSize, MHW_SURFACE_STATE_ALIGN);
m_HwSizes.dwSizeSurfaceStateAvs = MOS_ALIGN_CEIL(mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD::byteSize, MHW_SURFACE_STATE_ALIGN);
m_HwSizes.dwMaxSizeSurfaceState = MOS_MAX(m_HwSizes.dwSizeSurfaceState, m_HwSizes.dwSizeSurfaceStateAvs);
m_HwSizes.dwSizeBindingTableState = mhw_state_heap_g8_X::BINDING_TABLE_STATE_CMD::byteSize;
m_HwSizes.dwSizeSamplerState = mhw_state_heap_g8_X::SAMPLER_STATE_CMD::byteSize;
m_HwSizes.dwSizeSamplerIndirectState = mhw_state_heap_g8_X::SAMPLER_INDIRECT_STATE_CMD::byteSize;
m_HwSizes.dwSizeSamplerStateVA = mhw_state_heap_g8_X::SAMPLER_STATE_8x8_ERODE_DILATE_MINMAXFILTER_CMD::byteSize; // MinMaxFilter, Erode, Dilate functions
m_HwSizes.dwSizeSamplerStateVAConvolve = mhw_state_heap_g8_X::SAMPLER_STATE_8x8_CONVOLVE_CMD::byteSize;
m_HwSizes.dwSizeSamplerStateTable8x8 = mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD::byteSize - 16 * sizeof(uint32_t); // match old definitions to table size
m_HwSizes.dwSizeSampler8x8Table =
MOS_ALIGN_CEIL(m_HwSizes.dwSizeSamplerStateTable8x8, MHW_SAMPLER_STATE_ALIGN);
m_HwSizes.dwSizeSamplerStateAvs =
MOS_ALIGN_CEIL(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD::byteSize, MHW_SAMPLER_STATE_AVS_ALIGN_MEDIA);
m_HwSizes.dwSizeInterfaceDescriptor = mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD::byteSize;
m_HwSizes.dwSizeMediaWalkerBlock = 32;
return MOS_STATUS_SUCCESS;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::SetSurfaceState(
PMHW_KERNEL_STATE pKernelState,
PMOS_COMMAND_BUFFER pCmdBuffer,
uint32_t dwNumSurfaceStatesToSet,
PMHW_RCS_SURFACE_PARAMS pParams)
{
PMOS_INTERFACE pOsInterface;
uint8_t *pIndirectState = nullptr;
MHW_RESOURCE_PARAMS ResourceParams;
uint32_t uiIndirectStateOffset = 0, uiIndirectStateSize = 0;
PMHW_STATE_HEAP pStateHeap;
uint32_t dwSurfaceType = GFX3DSTATE_SURFACETYPE_NULL; // GFX3DSTATE_SURFACETYPE
uint32_t i; // Plane Index
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
MHW_MI_CHK_NULL(pParams);
MHW_MI_CHK_NULL(pParams->psSurface);
MOS_UNUSED(dwNumSurfaceStatesToSet);
if (pParams->dwNumPlanes >= MHW_MAX_SURFACE_PLANES)
{
MHW_ASSERTMESSAGE("Invalid plane number provided");
eStatus = MOS_STATUS_INVALID_PARAMETER;
return eStatus;
}
pOsInterface = m_pOsInterface;
pStateHeap = &m_SurfaceStateHeap;
MHW_MI_CHK_NULL(pOsInterface);
MHW_MI_CHK_STATUS(pOsInterface->pfnGetIndirectStatePointer(pOsInterface, &pIndirectState));
MHW_MI_CHK_STATUS(pOsInterface->pfnGetIndirectState(pOsInterface, &uiIndirectStateOffset, &uiIndirectStateSize));
MOS_ZeroMemory(&ResourceParams, sizeof(ResourceParams));
ResourceParams.dwLsbNum = 0; // MHW_STATE_HEAP_SURFACE_STATE_SHIFT
for ( i = 0; i < pParams->dwNumPlanes; i++)
{
MHW_ASSERT_INVALID_BINDING_TABLE_IDX(pParams->dwBindingTableOffset[i]);
MHW_MI_CHK_NULL(pKernelState);
uint32_t u32SurfaceOffsetInSsh =
pKernelState->dwSshOffset + pKernelState->dwBindingTableSize + // offset within SSH to start of surfaces for this kernel
(m_HwSizes.dwMaxSizeSurfaceState * pParams->dwBindingTableOffset[i]); // offset to the current surface
if (u32SurfaceOffsetInSsh + m_HwSizes.dwMaxSizeSurfaceState > uiIndirectStateOffset)
{
MHW_ASSERTMESSAGE("Location requested for surface state is outside the bounds of SSH");
return MOS_STATUS_INVALID_PARAMETER;
}
uint8_t *pLocationOfSurfaceInSsh = (uint8_t*)
(pIndirectState + u32SurfaceOffsetInSsh);
if (pParams->bUseAdvState)
{
mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD *pCmd =
(mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD*)pLocationOfSurfaceInSsh;
MHW_MI_CHK_NULL(pCmd);
*pCmd = mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD();
pCmd->DW1.Width = (pParams->dwWidthToUse[i] == 0) ?
pParams->psSurface->dwWidth - 1 : pParams->dwWidthToUse[i] - 1;
pCmd->DW1.Height = (pParams->dwHeightToUse[i] == 0) ?
pParams->psSurface->dwHeight - 1 : pParams->dwHeightToUse[i] - 1;
pCmd->DW1.CrVCbUPixelOffsetVDirection = pParams->Direction;
pCmd->DW2.SurfacePitch = pParams->psSurface->dwPitch - 1;
pCmd->DW2.SurfaceFormat = pParams->ForceSurfaceFormat[i];
pCmd->DW2.InterleaveChroma = pParams->bInterleaveChroma;
pCmd->DW2.TileMode =
((pParams->psSurface->TileType != MOS_TILE_LINEAR) << 1) |
((pParams->psSurface->TileType == MOS_TILE_Y) ? 0x1 : 0x0);
pCmd->DW5.SurfaceMemoryObjectControlState = pParams->dwCacheabilityControl;
if (i == MHW_U_PLANE)
{
pCmd->DW3.XOffsetForUCb = pParams->psSurface->UPlaneOffset.iXOffset;
pCmd->DW3.YOffsetForUCb = pParams->psSurface->UPlaneOffset.iYOffset;
}
else if (i == MHW_V_PLANE)
{
pCmd->DW4.XOffsetForVCr = pParams->psSurface->VPlaneOffset.iXOffset;
pCmd->DW4.YOffsetForVCr = pParams->psSurface->VPlaneOffset.iYOffset;
}
else // Y/Generic Plane
{
pCmd->DW3.XOffsetForUCb = pParams->dwXOffset[MHW_U_PLANE];
pCmd->DW3.YOffsetForUCb = pParams->dwYOffset[MHW_U_PLANE];
pCmd->DW4.XOffsetForVCr = pParams->dwXOffset[MHW_V_PLANE];
pCmd->DW4.YOffsetForVCr = pParams->dwYOffset[MHW_V_PLANE];
}
ResourceParams.presResource = &pParams->psSurface->OsResource;
ResourceParams.dwOffset =
pParams->psSurface->dwOffset + pParams->dwBaseAddrOffset[i];
ResourceParams.pdwCmd = &(pCmd->DW6.Value);
ResourceParams.dwLocationInCmd = 6;
ResourceParams.bIsWritable = pParams->bIsWritable;
ResourceParams.dwOffsetInSSH =
uiIndirectStateOffset +
pKernelState->dwSshOffset +
pKernelState->dwBindingTableSize +
(pParams->dwBindingTableOffset[i] * m_dwMaxSurfaceStateSize);
ResourceParams.HwCommandType = MOS_SURFACE_STATE_ADV;
MHW_MI_CHK_STATUS(m_pfnAddResourceToCmd(
pOsInterface,
pCmdBuffer,
&ResourceParams));
}
else // 1D, 2D Surface
{
mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD *pCmd =
(mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD*)pLocationOfSurfaceInSsh;
mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD CmdInit;
// Add additional defaults specific to media
CmdInit.DW0.SurfaceHorizontalAlignment = 1;
CmdInit.DW0.SurfaceVerticalAlignment = 1;
CmdInit.DW7.ShaderChannelSelectAlpha = CmdInit.SHADER_CHANNEL_SELECT_ALPHA_ALPHA;
CmdInit.DW7.ShaderChannelSelectBlue = CmdInit.SHADER_CHANNEL_SELECT_BLUE_BLUE;
CmdInit.DW7.ShaderChannelSelectGreen = CmdInit.SHADER_CHANNEL_SELECT_GREEN_GREEN;
CmdInit.DW7.ShaderChannelSelectRed = CmdInit.SHADER_CHANNEL_SELECT_RED_RED;
*pCmd = CmdInit;
MHW_MI_CHK_STATUS(Mhw_SurfaceFormatToType(
pParams->ForceSurfaceFormat[i],
pParams->psSurface,
&dwSurfaceType));
pCmd->DW0.SurfaceType = dwSurfaceType;
pCmd->DW0.VerticalLineStride = pParams->bVertLineStride;
pCmd->DW0.VerticalLineStrideOffset = pParams->bVertLineStrideOffs;
pCmd->DW0.SurfaceFormat = pParams->ForceSurfaceFormat[i];
pCmd->DW0.TileMode =
((pParams->psSurface->TileType != MOS_TILE_LINEAR) << 1) |
((pParams->psSurface->TileType == MOS_TILE_Y) ? 0x1 : 0x0);
pCmd->DW1.MemoryObjectControlState = pParams->dwCacheabilityControl;
pCmd->DW2.Width = (pParams->dwWidthToUse[i] == 0) ?
pParams->psSurface->dwWidth : pParams->dwWidthToUse[i];
pCmd->DW2.Height = (pParams->dwHeightToUse[i] == 0) ?
pParams->psSurface->dwHeight : pParams->dwHeightToUse[i];
pCmd->DW3.SurfacePitch = (pParams->dwPitchToUse[i] == 0) ?
pParams->psSurface->dwPitch : pParams->dwPitchToUse[i];
pCmd->DW3.SurfacePitch--; // both for 1D & 2D surface
pCmd->DW3.Depth = pParams->psSurface->dwDepth;
if (dwSurfaceType == GFX3DSTATE_SURFACETYPE_BUFFER) // 1D Surface
{
if (pCmd->DW0.TileMode)
{
MHW_ASSERTMESSAGE("1D surfaces should not be tiled!");
eStatus = MOS_STATUS_INVALID_PARAMETER;
return eStatus;
}
}
else // 2D Surface
{
pCmd->DW2.Width--;
pCmd->DW2.Height--;
pCmd->DW3.Depth--;
pCmd->DW5.XOffset = pParams->dwXOffset[i] >> 2;
pCmd->DW5.YOffset = pParams->dwYOffset[i] >> 2;
}
ResourceParams.presResource = &pParams->psSurface->OsResource;
ResourceParams.dwOffset =
pParams->psSurface->dwOffset + pParams->dwBaseAddrOffset[i];
ResourceParams.pdwCmd = (pCmd->DW8_9.Value);
ResourceParams.dwLocationInCmd = 8;
ResourceParams.bIsWritable = pParams->bIsWritable;
ResourceParams.dwOffsetInSSH =
uiIndirectStateOffset +
pKernelState->dwSshOffset +
pKernelState->dwBindingTableSize +
(pParams->dwBindingTableOffset[i] * m_dwMaxSurfaceStateSize);
ResourceParams.HwCommandType = MOS_SURFACE_STATE;
MHW_MI_CHK_STATUS(m_pfnAddResourceToCmd(
pOsInterface,
pCmdBuffer,
&ResourceParams));
}
}
return eStatus;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::SetInterfaceDescriptorEntry(
PMHW_ID_ENTRY_PARAMS pParams)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
//------------------------------------
MHW_MI_CHK_NULL(pParams);
//------------------------------------
// Ensures that the Media ID base is correct
MHW_ASSERT(MOS_IS_ALIGNED(pParams->dwMediaIdOffset, m_wIdAlignment));
uint8_t *pStateHeapBase;
if (pParams->pGeneralStateHeap)
{
pStateHeapBase = (uint8_t*)pParams->pGeneralStateHeap->pvLockedHeap;
}
else
{
pStateHeapBase = (uint8_t*)(GetDSHPointer()->pvLockedHeap);
}
mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD *pInterfaceDescriptor;
pInterfaceDescriptor = (mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD *)
(pStateHeapBase + // State Heap Base
pParams->dwMediaIdOffset + // Offset to first Media ID
pParams->iMediaId * m_wSizeOfInterfaceDescriptor); // Offset to current ID
MHW_MI_CHK_NULL(pInterfaceDescriptor);
*pInterfaceDescriptor = mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD();
pInterfaceDescriptor->DW0.KernelStartPointer = pParams->dwKernelOffset >> MHW_KERNEL_OFFSET_SHIFT;
pInterfaceDescriptor->DW3.SamplerStatePointer = pParams->dwSamplerOffset >> MHW_SAMPLER_SHIFT;
pInterfaceDescriptor->DW3.SamplerCount = pParams->dwSamplerCount;
pInterfaceDescriptor->DW4.BindingTablePointer = MOS_ROUNDUP_SHIFT(pParams->dwBindingTableOffset, MHW_BINDING_TABLE_ID_SHIFT);
pInterfaceDescriptor->DW5.ConstantUrbEntryReadOffset = pParams->iCurbeOffset >> MHW_CURBE_SHIFT;
pInterfaceDescriptor->DW5.ConstantIndirectUrbEntryReadLength = MOS_ROUNDUP_SHIFT(pParams->iCurbeLength, MHW_CURBE_SHIFT);
pInterfaceDescriptor->DW6.BarrierEnable = pParams->bBarrierEnable;
pInterfaceDescriptor->DW6.NumberOfThreadsInGpgpuThreadGroup = pParams->dwNumberofThreadsInGPGPUGroup;
pInterfaceDescriptor->DW6.SharedLocalMemorySize = pParams->dwSharedLocalMemorySize;
pInterfaceDescriptor->DW7.CrossThreadConstantDataReadLength = pParams->iCrsThdConDataRdLn >> MHW_THRD_CON_DATA_RD_SHIFT;
return eStatus;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::AddInterfaceDescriptorData(
PMHW_ID_ENTRY_PARAMS pParams)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
//------------------------------------
MHW_MI_CHK_NULL(pParams);
//------------------------------------
// Ensures that the Media ID base is correct
MHW_ASSERT(MOS_IS_ALIGNED(pParams->dwMediaIdOffset, m_wIdAlignment));
uint32_t offset = pParams->dwMediaIdOffset + pParams->iMediaId * m_wSizeOfInterfaceDescriptor;
mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD *pInterfaceDescriptor;
pInterfaceDescriptor = (mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD *)MOS_AllocMemory(sizeof(mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD));
MHW_MI_CHK_NULL(pInterfaceDescriptor);
*pInterfaceDescriptor = mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD();
pInterfaceDescriptor->DW0.KernelStartPointer = pParams->dwKernelOffset >> MHW_KERNEL_OFFSET_SHIFT;
pInterfaceDescriptor->DW3.SamplerStatePointer = pParams->dwSamplerOffset >> MHW_SAMPLER_SHIFT;
pInterfaceDescriptor->DW3.SamplerCount = pParams->dwSamplerCount;
pInterfaceDescriptor->DW4.BindingTablePointer = MOS_ROUNDUP_SHIFT(pParams->dwBindingTableOffset, MHW_BINDING_TABLE_ID_SHIFT);
pInterfaceDescriptor->DW5.ConstantUrbEntryReadOffset = pParams->iCurbeOffset >> MHW_CURBE_SHIFT;
pInterfaceDescriptor->DW5.ConstantIndirectUrbEntryReadLength = MOS_ROUNDUP_SHIFT(pParams->iCurbeLength, MHW_CURBE_SHIFT);
pInterfaceDescriptor->DW6.BarrierEnable = pParams->bBarrierEnable;
pInterfaceDescriptor->DW6.NumberOfThreadsInGpgpuThreadGroup = pParams->dwNumberofThreadsInGPGPUGroup;
pInterfaceDescriptor->DW6.SharedLocalMemorySize = pParams->dwSharedLocalMemorySize;
pInterfaceDescriptor->DW7.CrossThreadConstantDataReadLength = pParams->iCrsThdConDataRdLn >> MHW_THRD_CON_DATA_RD_SHIFT;
// need to subtract memory block's offset in current state heap for AddData API
offset -= pParams->memoryBlock->GetOffset();
pParams->memoryBlock->AddData(pInterfaceDescriptor, offset,
sizeof(mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD));
MOS_SafeFreeMemory(pInterfaceDescriptor);
return eStatus;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::SetSurfaceStateEntry(
PMHW_SURFACE_STATE_PARAMS pParams)
{
MHW_MI_CHK_NULL(pParams);
uint32_t TileMode = (pParams->bTiledSurface) ? ((pParams->bTileWalk == 0) ? 2 /*x-tile*/: 3 /*y-tile*/) : 0; /*linear*/
if (pParams->bUseAdvState)
{
// Obtain the Pointer to the Surface state from SSH Buffer
mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD *pSurfaceStateAdv =
(mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD *)pParams->pSurfaceState;
MHW_MI_CHK_NULL(pSurfaceStateAdv);
// Initialize Surface State
*pSurfaceStateAdv = mhw_state_heap_g8_X::MEDIA_SURFACE_STATE_CMD();
pSurfaceStateAdv->DW1.Width = pParams->dwWidth - 1;
pSurfaceStateAdv->DW1.Height = pParams->dwHeight - 1;
pSurfaceStateAdv->DW1.CrVCbUPixelOffsetVDirection = pParams->UVPixelOffsetVDirection;
pSurfaceStateAdv->DW2.SurfaceFormat = pParams->dwFormat;
pSurfaceStateAdv->DW2.InterleaveChroma = pParams->bInterleaveChroma;
pSurfaceStateAdv->DW2.SurfacePitch = pParams->dwPitch - 1;
pSurfaceStateAdv->DW2.HalfPitchForChroma = pParams->bHalfPitchChroma;
pSurfaceStateAdv->DW2.TileMode = TileMode;
pSurfaceStateAdv->DW3.XOffsetForUCb = pParams->dwXOffsetForU;
pSurfaceStateAdv->DW3.YOffsetForUCb = pParams->dwYOffsetForU;
pSurfaceStateAdv->DW4.XOffsetForVCr = pParams->dwXOffsetForV;
pSurfaceStateAdv->DW4.YOffsetForVCr = pParams->dwYOffsetForV;
pSurfaceStateAdv->DW5.VerticalLineStride = pParams->bVerticalLineStride;
pSurfaceStateAdv->DW5.VerticalLineStrideOffset = pParams->bVerticalLineStrideOffset;
pSurfaceStateAdv->DW5.SurfaceMemoryObjectControlState = pParams->dwCacheabilityControl;
// Return offset and pointer for patching
pParams->pdwCmd = (uint32_t *)&(pSurfaceStateAdv->DW6.Value);
pParams->dwLocationInCmd = 6;
}
else // not AVS
{
// Obtain the Pointer to the Surface state from SSH Buffer
mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD *pSurfaceState =
(mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD *)pParams->pSurfaceState;
MHW_MI_CHK_NULL(pSurfaceState);
// Initialize Surface State
*pSurfaceState = mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD();
pSurfaceState->DW0.SurfaceType = pParams->SurfaceType3D;
pSurfaceState->DW0.SurfaceFormat = pParams->dwFormat;
pSurfaceState->DW0.TileMode = TileMode;
pSurfaceState->DW0.VerticalLineStride = pParams->bVerticalLineStride;
pSurfaceState->DW0.VerticalLineStrideOffset = pParams->bVerticalLineStrideOffset;
pSurfaceState->DW0.SurfaceHorizontalAlignment = 1;
pSurfaceState->DW0.SurfaceVerticalAlignment = 1;
pSurfaceState->DW1.MemoryObjectControlState = pParams->dwCacheabilityControl;
if (pParams->SurfaceType3D == GFX3DSTATE_SURFACETYPE_BUFFER)
{ // Buffer resources - use original width/height/pitch/depth
pSurfaceState->DW2.Width = pParams->dwWidth;
pSurfaceState->DW2.Height = pParams->dwHeight;
pSurfaceState->DW3.SurfacePitch = pParams->dwPitch;
pSurfaceState->DW3.Depth = pParams->dwDepth;
}
else
{
pSurfaceState->DW2.Width = pParams->dwWidth - 1;
pSurfaceState->DW2.Height = pParams->dwHeight - 1;
pSurfaceState->DW3.SurfacePitch = pParams->dwPitch - 1;
pSurfaceState->DW3.Depth = pParams->dwDepth - 1;
}
pSurfaceState->DW5.XOffset = pParams->iXOffset >> 2;
pSurfaceState->DW5.YOffset = pParams->iYOffset >> 2;
pSurfaceState->DW6.Obj0.XOffsetForUOrUvPlane = pParams->dwXOffsetForU;
pSurfaceState->DW6.Obj0.YOffsetForUOrUvPlane = pParams->dwYOffsetForU;
pSurfaceState->DW7.ShaderChannelSelectAlpha = mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD::SHADER_CHANNEL_SELECT_ALPHA_ALPHA;
pSurfaceState->DW7.ShaderChannelSelectBlue = mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD::SHADER_CHANNEL_SELECT_BLUE_BLUE;
pSurfaceState->DW7.ShaderChannelSelectGreen = mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD::SHADER_CHANNEL_SELECT_GREEN_GREEN;
pSurfaceState->DW7.ShaderChannelSelectRed = mhw_state_heap_g8_X::RENDER_SURFACE_STATE_CMD::SHADER_CHANNEL_SELECT_RED_RED;
// Return offset and pointer for patching
pParams->pdwCmd = (uint32_t *)&(pSurfaceState->DW8_9.SurfaceBaseAddress);
pParams->dwLocationInCmd = 8;
}
return MOS_STATUS_SUCCESS;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::InitSamplerStates(
void *pSamplerStates,
int32_t iSamplers)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
MHW_MI_CHK_NULL(pSamplerStates);
mhw_state_heap_g8_X::SAMPLER_STATE_CMD SamplerStateInit;
// Add additional defaults specific to media
SamplerStateInit.DW0.MinModeFilter = SamplerStateInit.MIN_MODE_FILTER_LINEAR;
SamplerStateInit.DW0.MagModeFilter = SamplerStateInit.MAG_MODE_FILTER_LINEAR;
SamplerStateInit.DW0.TextureBorderColorMode = SamplerStateInit.TEXTURE_BORDER_COLOR_MODE_8BIT;
SamplerStateInit.DW0.SamplerDisable = true;
SamplerStateInit.DW1.ShadowFunction = SamplerStateInit.SHADOW_FUNCTION_PREFILTEROPNEVER;
SamplerStateInit.DW3.TczAddressControlMode = SamplerStateInit.TCZ_ADDRESS_CONTROL_MODE_CLAMP;
SamplerStateInit.DW3.TcyAddressControlMode = SamplerStateInit.TCY_ADDRESS_CONTROL_MODE_CLAMP;
SamplerStateInit.DW3.TcxAddressControlMode = SamplerStateInit.TCX_ADDRESS_CONTROL_MODE_CLAMP;
SamplerStateInit.DW3.RAddressMinFilterRoundingEnable = true;
SamplerStateInit.DW3.RAddressMagFilterRoundingEnable = true;
SamplerStateInit.DW3.VAddressMinFilterRoundingEnable = true;
SamplerStateInit.DW3.VAddressMagFilterRoundingEnable = true;
SamplerStateInit.DW3.UAddressMinFilterRoundingEnable = true;
SamplerStateInit.DW3.UAddressMagFilterRoundingEnable = true;
// Initialize Media Sampler States
uint8_t *pu8SamplerState = (uint8_t*)pSamplerStates;
for (; iSamplers > 0; iSamplers--)
{
MOS_SecureMemcpy(pu8SamplerState, SamplerStateInit.byteSize, &SamplerStateInit, SamplerStateInit.byteSize);
pu8SamplerState += SamplerStateInit.byteSize;
}
return eStatus;
}
//!
//! \brief Load Sampler 8X8 State Table for Gen8
//! \details Load Sampler 8x8 State Table
//! \param [in] void *pTable
//! Pointer to 8x8 table in GSH to load
//! \param [in] PMHW_SAMPLER_AVS_TABLE_PARAM mhwSamplerAvsTableParam
//! Pointer to 8x8 sampler state
//! \return MOS_STATUS
//!
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::LoadSamplerAvsTable(
void *pvTable,
PMHW_SAMPLER_AVS_TABLE_PARAM pMhwSamplerAvsTableParam)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
MHW_MI_CHK_NULL(pvTable);
MHW_MI_CHK_NULL(pMhwSamplerAvsTableParam);
// DW0 ~ DW15 are for sampler state and programmed in other function, so no need to setup for it here.
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD *pSampler8x8Avs =
(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD*)pvTable;
uint32_t u32ConvolveTableNum =
sizeof(pSampler8x8Avs->FilterCoefficient016) / sizeof(pSampler8x8Avs->FilterCoefficient016[0]);
// DW16 ~ DW151 setting for table coefficients (DW0 ~ DW7) * 17
for (uint32_t u32CoeffTableIdx = 0; u32CoeffTableIdx < u32ConvolveTableNum; u32CoeffTableIdx++)
{
PMHW_AVS_COEFFICIENT_PARAM pCoeffParam = &pMhwSamplerAvsTableParam->paMhwAvsCoeffParam[u32CoeffTableIdx];
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_COEFFICIENTS_CMD *pCoeffTable =
&pSampler8x8Avs->FilterCoefficient016[u32CoeffTableIdx];
pCoeffTable->DW0.Table0XFilterCoefficientN0 = pCoeffParam->ZeroXFilterCoefficient[0];
pCoeffTable->DW0.Table0YFilterCoefficientN0 = pCoeffParam->ZeroYFilterCoefficient[0];
pCoeffTable->DW0.Table0XFilterCoefficientN1 = pCoeffParam->ZeroXFilterCoefficient[1];
pCoeffTable->DW0.Table0YFilterCoefficientN1 = pCoeffParam->ZeroYFilterCoefficient[1];
pCoeffTable->DW1.Table0XFilterCoefficientN2 = pCoeffParam->ZeroXFilterCoefficient[2];
pCoeffTable->DW1.Table0YFilterCoefficientN2 = pCoeffParam->ZeroYFilterCoefficient[2];
pCoeffTable->DW1.Table0XFilterCoefficientN3 = pCoeffParam->ZeroXFilterCoefficient[3];
pCoeffTable->DW1.Table0YFilterCoefficientN3 = pCoeffParam->ZeroYFilterCoefficient[3];
pCoeffTable->DW2.Table0XFilterCoefficientN4 = pCoeffParam->ZeroXFilterCoefficient[4];
pCoeffTable->DW2.Table0YFilterCoefficientN4 = pCoeffParam->ZeroYFilterCoefficient[4];
pCoeffTable->DW2.Table0XFilterCoefficientN5 = pCoeffParam->ZeroXFilterCoefficient[5];
pCoeffTable->DW2.Table0YFilterCoefficientN5 = pCoeffParam->ZeroYFilterCoefficient[5];
pCoeffTable->DW3.Table0XFilterCoefficientN6 = pCoeffParam->ZeroXFilterCoefficient[6];
pCoeffTable->DW3.Table0YFilterCoefficientN6 = pCoeffParam->ZeroYFilterCoefficient[6];
pCoeffTable->DW3.Table0XFilterCoefficientN7 = pCoeffParam->ZeroXFilterCoefficient[7];
pCoeffTable->DW3.Table0YFilterCoefficientN7 = pCoeffParam->ZeroYFilterCoefficient[7];
pCoeffTable->DW4.Table1XFilterCoefficientN2 = pCoeffParam->OneXFilterCoefficient[0];
pCoeffTable->DW4.Table1XFilterCoefficientN3 = pCoeffParam->OneXFilterCoefficient[1];
pCoeffTable->DW5.Table1XFilterCoefficientN4 = pCoeffParam->OneXFilterCoefficient[2];
pCoeffTable->DW5.Table1XFilterCoefficientN5 = pCoeffParam->OneXFilterCoefficient[3];
pCoeffTable->DW6.Table1YFilterCoefficientN2 = pCoeffParam->OneYFilterCoefficient[0];
pCoeffTable->DW6.Table1YFilterCoefficientN3 = pCoeffParam->OneYFilterCoefficient[1];
pCoeffTable->DW7.Table1YFilterCoefficientN4 = pCoeffParam->OneYFilterCoefficient[2];
pCoeffTable->DW7.Table1YFilterCoefficientN5 = pCoeffParam->OneYFilterCoefficient[3];
}
// DW152 ~ DW153 setting for table control
pSampler8x8Avs->DW152.TransitionAreaWith8Pixels = pMhwSamplerAvsTableParam->byteTransitionArea8Pixels; // 3-bits
pSampler8x8Avs->DW152.TransitionAreaWith4Pixels = pMhwSamplerAvsTableParam->byteTransitionArea4Pixels; // 3-bits
pSampler8x8Avs->DW152.MaxDerivative8Pixels = pMhwSamplerAvsTableParam->byteMaxDerivative8Pixels;
pSampler8x8Avs->DW152.MaxDerivative4Pixels = pMhwSamplerAvsTableParam->byteMaxDerivative4Pixels;
pSampler8x8Avs->DW152.DefaultSharpnessLevel = pMhwSamplerAvsTableParam->byteDefaultSharpnessLevel;
pSampler8x8Avs->DW153.RgbAdaptive = pMhwSamplerAvsTableParam->bEnableRGBAdaptive;
pSampler8x8Avs->DW153.AdaptiveFilterForAllChannels = pMhwSamplerAvsTableParam->bAdaptiveFilterAllChannels;
pSampler8x8Avs->DW153.BypassYAdaptiveFiltering = pMhwSamplerAvsTableParam->bBypassYAdaptiveFiltering;
pSampler8x8Avs->DW153.BypassXAdaptiveFiltering = pMhwSamplerAvsTableParam->bBypassXAdaptiveFiltering;
return eStatus;
}
//!
//! \brief Set Sampler State for Gen8
//! \details Set sampler state according to sampler type
//! \param PMHW_STATE_HEAP_INTERFACE pStateHeapInterface
//! [in] State heap interface
//! \param void *pSampler
//! [in] Pointer to sampler state in GSH
//! \param PMHW_SAMPLER_STATE_PARAM pParam
//! [in] Sampler State param
//! \return MOS_STATUS
//!
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::SetSamplerState(
void *pSampler,
PMHW_SAMPLER_STATE_PARAM pParam)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
MHW_MI_CHK_NULL(pSampler);
MHW_MI_CHK_NULL(pParam);
if (pParam->bInUse)
{
if (pParam->SamplerType == MHW_SAMPLER_TYPE_3D)
{
mhw_state_heap_g8_X::SAMPLER_STATE_CMD *pUnormSampler =
(mhw_state_heap_g8_X::SAMPLER_STATE_CMD*)pSampler;
mhw_state_heap_g8_X::SAMPLER_STATE_CMD UnormSamplerInit;
// Add additional defaults specific to media
UnormSamplerInit.DW0.MinModeFilter = UnormSamplerInit.MIN_MODE_FILTER_LINEAR;
UnormSamplerInit.DW0.MagModeFilter = UnormSamplerInit.MAG_MODE_FILTER_LINEAR;
UnormSamplerInit.DW0.TextureBorderColorMode = UnormSamplerInit.TEXTURE_BORDER_COLOR_MODE_8BIT;
UnormSamplerInit.DW0.SamplerDisable = false;
UnormSamplerInit.DW1.ShadowFunction = UnormSamplerInit.SHADOW_FUNCTION_PREFILTEROPNEVER;
UnormSamplerInit.DW3.TczAddressControlMode = UnormSamplerInit.TCZ_ADDRESS_CONTROL_MODE_CLAMP;
UnormSamplerInit.DW3.TcyAddressControlMode = UnormSamplerInit.TCY_ADDRESS_CONTROL_MODE_CLAMP;
UnormSamplerInit.DW3.TcxAddressControlMode = UnormSamplerInit.TCX_ADDRESS_CONTROL_MODE_CLAMP;
UnormSamplerInit.DW3.RAddressMinFilterRoundingEnable = true;
UnormSamplerInit.DW3.RAddressMagFilterRoundingEnable = true;
UnormSamplerInit.DW3.VAddressMinFilterRoundingEnable = true;
UnormSamplerInit.DW3.VAddressMagFilterRoundingEnable = true;
UnormSamplerInit.DW3.UAddressMinFilterRoundingEnable = true;
UnormSamplerInit.DW3.UAddressMagFilterRoundingEnable = true;
*pUnormSampler = UnormSamplerInit;
if (pParam->Unorm.SamplerFilterMode == MHW_SAMPLER_FILTER_NEAREST)
{
pUnormSampler->DW0.MinModeFilter = pUnormSampler->MIN_MODE_FILTER_NEAREST;
pUnormSampler->DW0.MagModeFilter = pUnormSampler->MAG_MODE_FILTER_NEAREST;
}
else if (pParam->Unorm.SamplerFilterMode == MHW_SAMPLER_FILTER_BILINEAR)
{
pUnormSampler->DW0.MinModeFilter = pUnormSampler->MIN_MODE_FILTER_LINEAR;
pUnormSampler->DW0.MagModeFilter = pUnormSampler->MAG_MODE_FILTER_LINEAR;
}
else
{
pUnormSampler->DW0.MinModeFilter = pParam->Unorm.MinFilter;
pUnormSampler->DW0.MagModeFilter = pParam->Unorm.MagFilter;
}
pUnormSampler->DW3.TcxAddressControlMode = pParam->Unorm.AddressU;
pUnormSampler->DW3.TcyAddressControlMode = pParam->Unorm.AddressV;
pUnormSampler->DW3.TczAddressControlMode = pParam->Unorm.AddressW;
if (pParam->Unorm.bBorderColorIsValid)
{
mhw_state_heap_g8_X::SAMPLER_INDIRECT_STATE_CMD *pUnormSamplerBorderColor =
(mhw_state_heap_g8_X::SAMPLER_INDIRECT_STATE_CMD*)pParam->Unorm.pIndirectState;
MHW_MI_CHK_NULL(pUnormSamplerBorderColor);
mhw_state_heap_g8_X::SAMPLER_INDIRECT_STATE_CMD UnormSamplerBorderColorInit;
*pUnormSamplerBorderColor = UnormSamplerBorderColorInit;
// Since the structure is a union between float, uint, and int, can use any to set the state DW
pUnormSamplerBorderColor->DW0.Obj1.BorderColorRed = pParam->Unorm.BorderColorRedU;
pUnormSamplerBorderColor->DW1.BorderColorGreen = pParam->Unorm.BorderColorGreenU;
pUnormSamplerBorderColor->DW2.BorderColorBlue = pParam->Unorm.BorderColorBlueU;
pUnormSamplerBorderColor->DW3.BorderColorAlpha = pParam->Unorm.BorderColorAlphaU;
pUnormSampler->DW2.IndirectStatePointer = pParam->Unorm.IndirectStateOffset >> MHW_SAMPLER_INDIRECT_SHIFT;
}
}
else if (pParam->SamplerType == MHW_SAMPLER_TYPE_AVS)
{
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD *pSamplerState8x8 =
(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD*)pSampler;
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD SamplerState8x8Init;
// Add additional defaults specific to media
SamplerState8x8Init.DW0.GainFactor = 0;
SamplerState8x8Init.DW0.R3XCoefficient = 0;
SamplerState8x8Init.DW0.R3CCoefficient = 0;
SamplerState8x8Init.DW2.GlobalNoiseEstimation = 0;
SamplerState8x8Init.DW2.R5XCoefficient = 0;
SamplerState8x8Init.DW2.R5CxCoefficient = 0;
SamplerState8x8Init.DW2.R5XCoefficient = 0;
SamplerState8x8Init.DW3.SinAlpha = 101;
SamplerState8x8Init.DW3.CosAlpha = 79;
SamplerState8x8Init.DW5.DiamondAlpha = 100;
SamplerState8x8Init.DW5.DiamondDu = 0;
SamplerState8x8Init.DW7.InvMarginVyl = 3300;
SamplerState8x8Init.DW8.InvMarginVyu = 1600;
SamplerState8x8Init.DW10.S0L = MOS_BITFIELD_VALUE((uint32_t)-5, 11);
SamplerState8x8Init.DW10.YSlope2 = 31;
SamplerState8x8Init.DW12.YSlope1 = 31;
SamplerState8x8Init.DW14.S0U = 256;
SamplerState8x8Init.DW15.S1U = 113;
SamplerState8x8Init.DW15.S2U = MOS_BITFIELD_VALUE((uint32_t)-179, 11);
*pSamplerState8x8 = SamplerState8x8Init;
// Set 8-Tap Adaptive Filter
if (pParam->Avs.b8TapAdaptiveEnable)
{
pSamplerState8x8->DW3.Enable8TapFilter = MHW_SAMPLER_FILTER_8_TAP_ADATIVE;
}
// Set STE Params
pSamplerState8x8->DW3.SkinToneTunedIefEnable = pParam->Avs.bEnableSTDE;
if (pParam->Avs.bEnableSTDE)
{
pSamplerState8x8->DW5.Skindetailfactor = pParam->Avs.bSkinDetailFactor;
pSamplerState8x8->DW4.VyStdEnable = true;
}
// Setup IEF coefficients
// Note: IEFBypass now has to be done through kernel
if (pParam->Avs.bEnableIEF && pParam->Avs.wIEFFactor > 0)
{
pSamplerState8x8->DW0.GainFactor = pParam->Avs.wIEFFactor;
pSamplerState8x8->DW0.R3XCoefficient = pParam->Avs.wR3xCoefficient;
pSamplerState8x8->DW0.R3CCoefficient = pParam->Avs.wR3cCoefficient;
pSamplerState8x8->DW2.R5XCoefficient = pParam->Avs.wR5xCoefficient;
pSamplerState8x8->DW2.R5CxCoefficient = pParam->Avs.wR5cxCoefficient;
pSamplerState8x8->DW2.R5CCoefficient = pParam->Avs.wR5cCoefficient;
}
if (pParam->Avs.bEnableAVS)
{
pSamplerState8x8->DW0.GainFactor = pParam->Avs.GainFactor;
pSamplerState8x8->DW0.StrongEdgeThreshold = pParam->Avs.StrongEdgeThr;
pSamplerState8x8->DW0.WeakEdgeThreshold = pParam->Avs.WeakEdgeThr;
pSamplerState8x8->DW2.GlobalNoiseEstimation = pParam->Avs.GlobalNoiseEstm;
pSamplerState8x8->DW2.StrongEdgeWeight = pParam->Avs.StrongEdgeWght;
pSamplerState8x8->DW2.RegularWeight = pParam->Avs.RegularWght;
pSamplerState8x8->DW2.NonEdgeWeight = pParam->Avs.NonEdgeWght;
pSamplerState8x8->DW3.Enable8TapFilter = pParam->Avs.EightTapAFEnable;
pSamplerState8x8->DW0.R3XCoefficient = pParam->Avs.wR3xCoefficient;
pSamplerState8x8->DW0.R3CCoefficient = pParam->Avs.wR3cCoefficient;
pSamplerState8x8->DW2.R5XCoefficient = pParam->Avs.wR5xCoefficient;
pSamplerState8x8->DW2.R5CxCoefficient = pParam->Avs.wR5cxCoefficient;
pSamplerState8x8->DW2.R5CCoefficient = pParam->Avs.wR5cCoefficient;
if (pParam->Avs.AdditionalOverridesUsed)
{
pSamplerState8x8->DW10.YSlope2 = pParam->Avs.YSlope2;
pSamplerState8x8->DW10.S0L = pParam->Avs.S0L;
pSamplerState8x8->DW12.YSlope1 = pParam->Avs.YSlope1;
pSamplerState8x8->DW15.S2U = pParam->Avs.S2U;
pSamplerState8x8->DW15.S1U = pParam->Avs.S1U;
}
if (pParam->Avs.pMhwSamplerAvsTableParam)
{
MHW_MI_CHK_STATUS(LoadSamplerAvsTable(pSamplerState8x8, pParam->Avs.pMhwSamplerAvsTableParam));
}
else
{
MHW_ASSERTMESSAGE("Invalid sampler params for avs 8x8 table");
eStatus = MOS_STATUS_INVALID_PARAMETER;
return eStatus;
}
}
}
else if (pParam->SamplerType == MHW_SAMPLER_TYPE_CONV)
{
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_CONVOLVE_CMD *pSamplerConvolve =
(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_CONVOLVE_CMD*)pSampler;
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_CONVOLVE_CMD SamplerConvolveInit;
*pSamplerConvolve = SamplerConvolveInit;
pSamplerConvolve->DW0.Height = pParam->Convolve.ui8Height;
pSamplerConvolve->DW0.Width = pParam->Convolve.ui8Width;
pSamplerConvolve->DW0.ScaleDownValue = pParam->Convolve.ui8ScaledDownValue;
pSamplerConvolve->DW0.SizeOfTheCoefficient = pParam->Convolve.ui8SizeOfTheCoefficient;
uint32_t u32ConvolveTableNum =
sizeof(pSamplerConvolve->FilterCoefficient150150) / sizeof(pSamplerConvolve->FilterCoefficient150150[0]);
for (uint32_t i = 0; i < u32ConvolveTableNum; i++)
{
pSamplerConvolve->FilterCoefficient150150[i].DW0.FilterCoefficient00 = pParam->Convolve.CoeffTable[i].wFilterCoeff[0];
pSamplerConvolve->FilterCoefficient150150[i].DW0.FilterCoefficient01 = pParam->Convolve.CoeffTable[i].wFilterCoeff[1];
pSamplerConvolve->FilterCoefficient150150[i].DW1.FilterCoefficient02 = pParam->Convolve.CoeffTable[i].wFilterCoeff[2];
pSamplerConvolve->FilterCoefficient150150[i].DW1.FilterCoefficient03 = pParam->Convolve.CoeffTable[i].wFilterCoeff[3];
pSamplerConvolve->FilterCoefficient150150[i].DW2.FilterCoefficient04 = pParam->Convolve.CoeffTable[i].wFilterCoeff[4];
pSamplerConvolve->FilterCoefficient150150[i].DW2.FilterCoefficient05 = pParam->Convolve.CoeffTable[i].wFilterCoeff[5];
pSamplerConvolve->FilterCoefficient150150[i].DW3.FilterCoefficient06 = pParam->Convolve.CoeffTable[i].wFilterCoeff[6];
pSamplerConvolve->FilterCoefficient150150[i].DW3.FilterCoefficient07 = pParam->Convolve.CoeffTable[i].wFilterCoeff[7];
pSamplerConvolve->FilterCoefficient150150[i].DW4.FilterCoefficient08 = pParam->Convolve.CoeffTable[i].wFilterCoeff[8];
pSamplerConvolve->FilterCoefficient150150[i].DW4.FilterCoefficient09 = pParam->Convolve.CoeffTable[i].wFilterCoeff[9];
pSamplerConvolve->FilterCoefficient150150[i].DW5.FilterCoefficient010 = pParam->Convolve.CoeffTable[i].wFilterCoeff[10];
pSamplerConvolve->FilterCoefficient150150[i].DW5.FilterCoefficient011 = pParam->Convolve.CoeffTable[i].wFilterCoeff[11];
pSamplerConvolve->FilterCoefficient150150[i].DW6.FilterCoefficient012 = pParam->Convolve.CoeffTable[i].wFilterCoeff[12];
pSamplerConvolve->FilterCoefficient150150[i].DW6.FilterCoefficient013 = pParam->Convolve.CoeffTable[i].wFilterCoeff[13];
pSamplerConvolve->FilterCoefficient150150[i].DW7.FilterCoefficient014 = pParam->Convolve.CoeffTable[i].wFilterCoeff[14];
pSamplerConvolve->FilterCoefficient150150[i].DW7.FilterCoefficient015 = pParam->Convolve.CoeffTable[i].wFilterCoeff[15];
}
}
else if (pParam->SamplerType == MHW_SAMPLER_TYPE_MISC)
{
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_ERODE_DILATE_MINMAXFILTER_CMD *pSamplerMisc =
(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_ERODE_DILATE_MINMAXFILTER_CMD*)pSampler;
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_ERODE_DILATE_MINMAXFILTER_CMD SamplerMiscInit;
*pSamplerMisc = SamplerMiscInit;
pSamplerMisc->DW0.HeightOfTheKernel = pParam->Misc.byteHeight;
pSamplerMisc->DW0.WidthOfTheKernel = pParam->Misc.byteWidth;
pSamplerMisc->DW0.BitMask16ForRow0150 = pParam->Misc.wRow[0];
pSamplerMisc->DW1.BitMask16ForRow1150 = pParam->Misc.wRow[1];
pSamplerMisc->DW1.BitMask16ForRow2150 = pParam->Misc.wRow[2];
pSamplerMisc->DW2.BitMask16ForRow3150 = pParam->Misc.wRow[3];
pSamplerMisc->DW2.BitMask16ForRow4150 = pParam->Misc.wRow[4];
pSamplerMisc->DW3.BitMask16ForRow5150 = pParam->Misc.wRow[5];
pSamplerMisc->DW3.BitMask16ForRow6150 = pParam->Misc.wRow[6];
pSamplerMisc->DW4.BitMask16ForRow7150 = pParam->Misc.wRow[7];
pSamplerMisc->DW4.BitMask16ForRow8150 = pParam->Misc.wRow[8];
pSamplerMisc->DW5.BitMask16ForRow9150 = pParam->Misc.wRow[9];
pSamplerMisc->DW5.BitMask16ForRow10150 = pParam->Misc.wRow[10];
pSamplerMisc->DW6.BitMask16ForRow11150 = pParam->Misc.wRow[11];
pSamplerMisc->DW6.BitMask16ForRow12150 = pParam->Misc.wRow[12];
pSamplerMisc->DW7.BitMask16ForRow13150 = pParam->Misc.wRow[13];
pSamplerMisc->DW7.BitMask16ForRow14150 = pParam->Misc.wRow[14];
}
else
{
MHW_ASSERTMESSAGE("Invalid sampler type '%d'", pParam->SamplerType);
eStatus = MOS_STATUS_INVALID_PARAMETER;
return eStatus;
}
}
eStatus = MOS_STATUS_SUCCESS;
return eStatus;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::AddSamplerStateData(
uint32_t samplerOffset,
MemoryBlock *memoryBlock,
PMHW_SAMPLER_STATE_PARAM pParam)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_MI_CHK_NULL(memoryBlock);
MHW_MI_CHK_NULL(pParam);
if (pParam->SamplerType == MHW_SAMPLER_TYPE_3D)
{
mhw_state_heap_g8_X::SAMPLER_STATE_CMD unormSampler;
mhw_state_heap_g8_X::SAMPLER_INDIRECT_STATE_CMD indirectState;
pParam->Unorm.pIndirectState = &indirectState;
MHW_MI_CHK_STATUS(SetSamplerState(&unormSampler, pParam));
// Add indirect state to heap if necessary
if (pParam->Unorm.bBorderColorIsValid)
{
// adjust unormSampler->DW2.IndirectStatePointer
// to include memoryBlock's offset from base of state heap
unormSampler.DW2.IndirectStatePointer =
(pParam->Unorm.IndirectStateOffset + memoryBlock->GetOffset())
>> MHW_SAMPLER_INDIRECT_SHIFT;
MHW_MI_CHK_STATUS(memoryBlock->AddData(
&indirectState,
pParam->Unorm.IndirectStateOffset,
sizeof(mhw_state_heap_g8_X::SAMPLER_INDIRECT_STATE_CMD)));
}
// Add sampler state data to heap
MHW_MI_CHK_STATUS(memoryBlock->AddData(
&unormSampler,
samplerOffset,
sizeof(mhw_state_heap_g8_X::SAMPLER_STATE_CMD)));
}
else if (pParam->SamplerType == MHW_SAMPLER_TYPE_AVS)
{
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD samplerState8x8;
MHW_MI_CHK_STATUS(SetSamplerState(&samplerState8x8, pParam));
// Add sampler data to heap
MHW_MI_CHK_STATUS(memoryBlock->AddData(
&samplerState8x8,
samplerOffset,
sizeof(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_AVS_CMD)));
}
else if (pParam->SamplerType == MHW_SAMPLER_TYPE_CONV)
{
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_CONVOLVE_CMD samplerConvolve;
MHW_MI_CHK_STATUS(SetSamplerState(&samplerConvolve, pParam));
MHW_MI_CHK_STATUS(memoryBlock->AddData(
&samplerConvolve,
samplerOffset,
sizeof(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_CONVOLVE_CMD)));
}
else if (pParam->SamplerType == MHW_SAMPLER_TYPE_MISC)
{
mhw_state_heap_g8_X::SAMPLER_STATE_8x8_ERODE_DILATE_MINMAXFILTER_CMD samplerMisc;
MHW_MI_CHK_STATUS(SetSamplerState(&samplerMisc, pParam));
MHW_MI_CHK_STATUS(memoryBlock->AddData(
&samplerMisc,
samplerOffset,
sizeof(mhw_state_heap_g8_X::SAMPLER_STATE_8x8_ERODE_DILATE_MINMAXFILTER_CMD)));
}
else
{
MHW_ASSERTMESSAGE("Invalid sampler type '%d'", pParam->SamplerType);
eStatus = MOS_STATUS_INVALID_PARAMETER;
}
return eStatus;
}
MOS_STATUS MHW_STATE_HEAP_INTERFACE_G8_X::SetInterfaceDescriptor(
uint32_t dwNumIdsToSet,
PMHW_INTERFACE_DESCRIPTOR_PARAMS pParams)
{
MOS_STATUS eStatus = MOS_STATUS_SUCCESS;
MHW_FUNCTION_ENTER;
MHW_MI_CHK_NULL(pParams);
for (uint32_t dwCurrId = 0; dwCurrId < dwNumIdsToSet; dwCurrId++)
{
PMHW_KERNEL_STATE pKernelState = pParams[dwCurrId].pKernelState;
MHW_MI_CHK_NULL(pKernelState);
mhw_state_heap_g8_X::INTERFACE_DESCRIPTOR_DATA_CMD cmd;
cmd.DW0.KernelStartPointer =
(pKernelState->m_ishRegion.GetOffset() +
pKernelState->dwKernelBinaryOffset +
pParams[dwCurrId].dwKernelStartOffset) >>
MHW_KERNEL_OFFSET_SHIFT;
cmd.DW3.SamplerStatePointer =
(pKernelState->m_dshRegion.GetOffset() +
pKernelState->dwSamplerOffset +
pParams[dwCurrId].dwSamplerOffset) >>
MHW_SAMPLER_SHIFT;
cmd.DW3.SamplerCount = (pKernelState->KernelParams.iSamplerCount - 1) / 4 + 1;
cmd.DW4.BindingTablePointer = MOS_ROUNDUP_SHIFT(
(pKernelState->dwSshOffset +
pParams[dwCurrId].dwBtOffset),
MHW_BINDING_TABLE_ID_SHIFT);
cmd.DW5.ConstantIndirectUrbEntryReadLength = MOS_ROUNDUP_SHIFT(
pParams->pKernelState->KernelParams.iCurbeLength,
MHW_CURBE_SHIFT);
cmd.DW6.NumberOfThreadsInGpgpuThreadGroup = 1;
uint32_t idOffsetInIdSpace =
pKernelState->dwIdOffset +
(pParams[dwCurrId].dwIdIdx * m_wSizeOfCmdInterfaceDescriptorData);
MHW_MI_CHK_STATUS(pKernelState->m_dshRegion.AddData(
&cmd,
idOffsetInIdSpace,
cmd.byteSize));
}
return eStatus;
}
|