1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562
|
#ifndef A6XX_XML
#define A6XX_XML
/* Autogenerated file, DO NOT EDIT manually!
This file was generated by the rules-ng-ng headergen tool in this git repository:
http://github.com/freedreno/envytools/
git clone https://github.com/freedreno/envytools.git
The rules-ng-ng source files this header was generated from are:
- /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 36805 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 13634 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 42393 bytes, from 2018-08-06 18:45:45)
- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-08-06 18:45:45)
- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 101627 bytes, from 2018-08-06 18:45:45)
- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-07-03 19:37:13)
- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
Copyright (C) 2013-2018 by the following authors:
- Rob Clark <robdclark@gmail.com> (robclark)
- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
Permission is hereby granted, free of charge, to any person obtaining
a copy of this software and associated documentation files (the
"Software"), to deal in the Software without restriction, including
without limitation the rights to use, copy, modify, merge, publish,
distribute, sublicense, and/or sell copies of the Software, and to
permit persons to whom the Software is furnished to do so, subject to
the following conditions:
The above copyright notice and this permission notice (including the
next paragraph) shall be included in all copies or substantial
portions of the Software.
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*/
enum a6xx_color_fmt {
RB6_A8_UNORM = 2,
RB6_R8_UNORM = 3,
RB6_R8_SNORM = 4,
RB6_R8_UINT = 5,
RB6_R8_SINT = 6,
RB6_R4G4B4A4_UNORM = 8,
RB6_R5G5B5A1_UNORM = 10,
RB6_R5G6B5_UNORM = 14,
RB6_R8G8_UNORM = 15,
RB6_R8G8_SNORM = 16,
RB6_R8G8_UINT = 17,
RB6_R8G8_SINT = 18,
RB6_R16_UNORM = 21,
RB6_R16_SNORM = 22,
RB6_R16_FLOAT = 23,
RB6_R16_UINT = 24,
RB6_R16_SINT = 25,
RB6_R8G8B8A8_UNORM = 48,
RB6_R8G8B8_UNORM = 49,
RB6_R8G8B8A8_SNORM = 50,
RB6_R8G8B8A8_UINT = 51,
RB6_R8G8B8A8_SINT = 52,
RB6_R10G10B10A2_UNORM = 55,
RB6_R10G10B10A2_UINT = 58,
RB6_R11G11B10_FLOAT = 66,
RB6_R16G16_UNORM = 67,
RB6_R16G16_SNORM = 68,
RB6_R16G16_FLOAT = 69,
RB6_R16G16_UINT = 70,
RB6_R16G16_SINT = 71,
RB6_R32_FLOAT = 74,
RB6_R32_UINT = 75,
RB6_R32_SINT = 76,
RB6_R16G16B16A16_UNORM = 96,
RB6_R16G16B16A16_SNORM = 97,
RB6_R16G16B16A16_FLOAT = 98,
RB6_R16G16B16A16_UINT = 99,
RB6_R16G16B16A16_SINT = 100,
RB6_R32G32_FLOAT = 103,
RB6_R32G32_UINT = 104,
RB6_R32G32_SINT = 105,
RB6_R32G32B32A32_FLOAT = 130,
RB6_R32G32B32A32_UINT = 131,
RB6_R32G32B32A32_SINT = 132,
RB6_X8Z24_UNORM = 160,
};
enum a6xx_tile_mode {
TILE6_LINEAR = 0,
TILE6_2 = 2,
TILE6_3 = 3,
};
enum a6xx_vtx_fmt {
VFMT6_8_UNORM = 3,
VFMT6_8_SNORM = 4,
VFMT6_8_UINT = 5,
VFMT6_8_SINT = 6,
VFMT6_8_8_UNORM = 15,
VFMT6_8_8_SNORM = 16,
VFMT6_8_8_UINT = 17,
VFMT6_8_8_SINT = 18,
VFMT6_16_UNORM = 21,
VFMT6_16_SNORM = 22,
VFMT6_16_FLOAT = 23,
VFMT6_16_UINT = 24,
VFMT6_16_SINT = 25,
VFMT6_8_8_8_UNORM = 33,
VFMT6_8_8_8_SNORM = 34,
VFMT6_8_8_8_UINT = 35,
VFMT6_8_8_8_SINT = 36,
VFMT6_8_8_8_8_UNORM = 48,
VFMT6_8_8_8_8_SNORM = 50,
VFMT6_8_8_8_8_UINT = 51,
VFMT6_8_8_8_8_SINT = 52,
VFMT6_10_10_10_2_UNORM = 54,
VFMT6_10_10_10_2_SNORM = 57,
VFMT6_10_10_10_2_UINT = 58,
VFMT6_10_10_10_2_SINT = 59,
VFMT6_11_11_10_FLOAT = 66,
VFMT6_16_16_UNORM = 67,
VFMT6_16_16_SNORM = 68,
VFMT6_16_16_FLOAT = 69,
VFMT6_16_16_UINT = 70,
VFMT6_16_16_SINT = 71,
VFMT6_32_UNORM = 72,
VFMT6_32_SNORM = 73,
VFMT6_32_FLOAT = 74,
VFMT6_32_UINT = 75,
VFMT6_32_SINT = 76,
VFMT6_32_FIXED = 77,
VFMT6_16_16_16_UNORM = 88,
VFMT6_16_16_16_SNORM = 89,
VFMT6_16_16_16_FLOAT = 90,
VFMT6_16_16_16_UINT = 91,
VFMT6_16_16_16_SINT = 92,
VFMT6_16_16_16_16_UNORM = 96,
VFMT6_16_16_16_16_SNORM = 97,
VFMT6_16_16_16_16_FLOAT = 98,
VFMT6_16_16_16_16_UINT = 99,
VFMT6_16_16_16_16_SINT = 100,
VFMT6_32_32_UNORM = 101,
VFMT6_32_32_SNORM = 102,
VFMT6_32_32_FLOAT = 103,
VFMT6_32_32_UINT = 104,
VFMT6_32_32_SINT = 105,
VFMT6_32_32_FIXED = 106,
VFMT6_32_32_32_UNORM = 112,
VFMT6_32_32_32_SNORM = 113,
VFMT6_32_32_32_UINT = 114,
VFMT6_32_32_32_SINT = 115,
VFMT6_32_32_32_FLOAT = 116,
VFMT6_32_32_32_FIXED = 117,
VFMT6_32_32_32_32_UNORM = 128,
VFMT6_32_32_32_32_SNORM = 129,
VFMT6_32_32_32_32_FLOAT = 130,
VFMT6_32_32_32_32_UINT = 131,
VFMT6_32_32_32_32_SINT = 132,
VFMT6_32_32_32_32_FIXED = 133,
};
enum a6xx_tex_fmt {
TFMT6_A8_UNORM = 2,
TFMT6_8_UNORM = 3,
TFMT6_8_SNORM = 4,
TFMT6_8_UINT = 5,
TFMT6_8_SINT = 6,
TFMT6_4_4_4_4_UNORM = 8,
TFMT6_5_5_5_1_UNORM = 10,
TFMT6_5_6_5_UNORM = 14,
TFMT6_8_8_UNORM = 15,
TFMT6_8_8_SNORM = 16,
TFMT6_8_8_UINT = 17,
TFMT6_8_8_SINT = 18,
TFMT6_L8_A8_UNORM = 19,
TFMT6_16_UNORM = 21,
TFMT6_16_SNORM = 22,
TFMT6_16_FLOAT = 23,
TFMT6_16_UINT = 24,
TFMT6_16_SINT = 25,
TFMT6_8_8_8_8_UNORM = 48,
TFMT6_8_8_8_UNORM = 49,
TFMT6_8_8_8_8_SNORM = 50,
TFMT6_8_8_8_8_UINT = 51,
TFMT6_8_8_8_8_SINT = 52,
TFMT6_9_9_9_E5_FLOAT = 53,
TFMT6_10_10_10_2_UNORM = 54,
TFMT6_10_10_10_2_UINT = 58,
TFMT6_11_11_10_FLOAT = 66,
TFMT6_16_16_UNORM = 67,
TFMT6_16_16_SNORM = 68,
TFMT6_16_16_FLOAT = 69,
TFMT6_16_16_UINT = 70,
TFMT6_16_16_SINT = 71,
TFMT6_32_FLOAT = 74,
TFMT6_32_UINT = 75,
TFMT6_32_SINT = 76,
TFMT6_16_16_16_16_UNORM = 96,
TFMT6_16_16_16_16_SNORM = 97,
TFMT6_16_16_16_16_FLOAT = 98,
TFMT6_16_16_16_16_UINT = 99,
TFMT6_16_16_16_16_SINT = 100,
TFMT6_32_32_FLOAT = 103,
TFMT6_32_32_UINT = 104,
TFMT6_32_32_SINT = 105,
TFMT6_32_32_32_UINT = 114,
TFMT6_32_32_32_SINT = 115,
TFMT6_32_32_32_FLOAT = 116,
TFMT6_32_32_32_32_FLOAT = 130,
TFMT6_32_32_32_32_UINT = 131,
TFMT6_32_32_32_32_SINT = 132,
TFMT6_X8Z24_UNORM = 160,
TFMT6_ETC2_RG11_UNORM = 171,
TFMT6_ETC2_RG11_SNORM = 172,
TFMT6_ETC2_R11_UNORM = 173,
TFMT6_ETC2_R11_SNORM = 174,
TFMT6_ETC1 = 175,
TFMT6_ETC2_RGB8 = 176,
TFMT6_ETC2_RGBA8 = 177,
TFMT6_ETC2_RGB8A1 = 178,
TFMT6_DXT1 = 179,
TFMT6_DXT3 = 180,
TFMT6_DXT5 = 181,
TFMT6_RGTC1_UNORM = 183,
TFMT6_RGTC1_SNORM = 184,
TFMT6_RGTC2_UNORM = 187,
TFMT6_RGTC2_SNORM = 188,
TFMT6_BPTC_UFLOAT = 190,
TFMT6_BPTC_FLOAT = 191,
TFMT6_BPTC = 192,
TFMT6_ASTC_4x4 = 193,
TFMT6_ASTC_5x4 = 194,
TFMT6_ASTC_5x5 = 195,
TFMT6_ASTC_6x5 = 196,
TFMT6_ASTC_6x6 = 197,
TFMT6_ASTC_8x5 = 198,
TFMT6_ASTC_8x6 = 199,
TFMT6_ASTC_8x8 = 200,
TFMT6_ASTC_10x5 = 201,
TFMT6_ASTC_10x6 = 202,
TFMT6_ASTC_10x8 = 203,
TFMT6_ASTC_10x10 = 204,
TFMT6_ASTC_12x10 = 205,
TFMT6_ASTC_12x12 = 206,
};
enum a6xx_tex_fetchsize {
TFETCH6_1_BYTE = 0,
TFETCH6_2_BYTE = 1,
TFETCH6_4_BYTE = 2,
TFETCH6_8_BYTE = 3,
TFETCH6_16_BYTE = 4,
};
enum a6xx_depth_format {
DEPTH6_NONE = 0,
DEPTH6_16 = 1,
DEPTH6_24_8 = 2,
DEPTH6_32 = 4,
};
enum a6xx_cp_perfcounter_select {
PERF_CP_ALWAYS_COUNT = 0,
};
enum a6xx_tex_filter {
A6XX_TEX_NEAREST = 0,
A6XX_TEX_LINEAR = 1,
A6XX_TEX_ANISO = 2,
};
enum a6xx_tex_clamp {
A6XX_TEX_REPEAT = 0,
A6XX_TEX_CLAMP_TO_EDGE = 1,
A6XX_TEX_MIRROR_REPEAT = 2,
A6XX_TEX_CLAMP_TO_BORDER = 3,
A6XX_TEX_MIRROR_CLAMP = 4,
};
enum a6xx_tex_aniso {
A6XX_TEX_ANISO_1 = 0,
A6XX_TEX_ANISO_2 = 1,
A6XX_TEX_ANISO_4 = 2,
A6XX_TEX_ANISO_8 = 3,
A6XX_TEX_ANISO_16 = 4,
};
enum a6xx_tex_swiz {
A6XX_TEX_X = 0,
A6XX_TEX_Y = 1,
A6XX_TEX_Z = 2,
A6XX_TEX_W = 3,
A6XX_TEX_ZERO = 4,
A6XX_TEX_ONE = 5,
};
enum a6xx_tex_type {
A6XX_TEX_1D = 0,
A6XX_TEX_2D = 1,
A6XX_TEX_CUBE = 2,
A6XX_TEX_3D = 3,
};
#define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
#define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR 0x00000002
#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW 0x00000040
#define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
#define A6XX_RBBM_INT_0_MASK_CP_SW 0x00000100
#define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
#define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
#define A6XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
#define A6XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
#define A6XX_RBBM_INT_0_MASK_CP_RB 0x00008000
#define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
#define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
#define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
#define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT 0x00800000
#define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
#define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
#define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
#define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
#define A6XX_CP_INT_CP_OPCODE_ERROR 0x00000001
#define A6XX_CP_INT_CP_UCODE_ERROR 0x00000002
#define A6XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
#define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
#define A6XX_CP_INT_CP_AHB_ERROR 0x00000020
#define A6XX_CP_INT_CP_VSD_PARITY_ERROR 0x00000040
#define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR 0x00000080
#define REG_A6XX_CP_RB_BASE 0x00000800
#define REG_A6XX_CP_RB_BASE_HI 0x00000801
#define REG_A6XX_CP_RB_CNTL 0x00000802
#define REG_A6XX_CP_RB_RPTR_ADDR_LO 0x00000804
#define REG_A6XX_CP_RB_RPTR_ADDR_HI 0x00000805
#define REG_A6XX_CP_RB_RPTR 0x00000806
#define REG_A6XX_CP_RB_WPTR 0x00000807
#define REG_A6XX_CP_SQE_CNTL 0x00000808
#define REG_A6XX_CP_HW_FAULT 0x00000821
#define REG_A6XX_CP_INTERRUPT_STATUS 0x00000823
#define REG_A6XX_CP_PROTECT_STATUS 0x00000824
#define REG_A6XX_CP_SQE_INSTR_BASE_LO 0x00000830
#define REG_A6XX_CP_SQE_INSTR_BASE_HI 0x00000831
#define REG_A6XX_CP_MISC_CNTL 0x00000840
#define REG_A6XX_CP_ROQ_THRESHOLDS_1 0x000008c1
#define REG_A6XX_CP_ROQ_THRESHOLDS_2 0x000008c2
#define REG_A6XX_CP_MEM_POOL_SIZE 0x000008c3
#define REG_A6XX_CP_CHICKEN_DBG 0x00000841
#define REG_A6XX_CP_ADDR_MODE_CNTL 0x00000842
#define REG_A6XX_CP_DBG_ECO_CNTL 0x00000843
#define REG_A6XX_CP_PROTECT_CNTL 0x0000084f
static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
#define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0003ffff
#define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
{
return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
}
#define A6XX_CP_PROTECT_REG_MASK_LEN__MASK 0x7ffc0000
#define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT 18
static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
{
return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
}
#define A6XX_CP_PROTECT_REG_READ 0x80000000
#define REG_A6XX_CP_CONTEXT_SWITCH_CNTL 0x000008a0
#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x000008a1
#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x000008a2
#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO 0x000008a3
#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI 0x000008a4
#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO 0x000008a7
#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI 0x000008a8
#define REG_A6XX_CP_PERFCTR_CP_SEL_0 0x000008d0
#define REG_A6XX_CP_PERFCTR_CP_SEL_1 0x000008d1
#define REG_A6XX_CP_PERFCTR_CP_SEL_2 0x000008d2
#define REG_A6XX_CP_PERFCTR_CP_SEL_3 0x000008d3
#define REG_A6XX_CP_PERFCTR_CP_SEL_4 0x000008d4
#define REG_A6XX_CP_PERFCTR_CP_SEL_5 0x000008d5
#define REG_A6XX_CP_PERFCTR_CP_SEL_6 0x000008d6
#define REG_A6XX_CP_PERFCTR_CP_SEL_7 0x000008d7
#define REG_A6XX_CP_PERFCTR_CP_SEL_8 0x000008d8
#define REG_A6XX_CP_PERFCTR_CP_SEL_9 0x000008d9
#define REG_A6XX_CP_PERFCTR_CP_SEL_10 0x000008da
#define REG_A6XX_CP_PERFCTR_CP_SEL_11 0x000008db
#define REG_A6XX_CP_PERFCTR_CP_SEL_12 0x000008dc
#define REG_A6XX_CP_PERFCTR_CP_SEL_13 0x000008dd
#define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO 0x00000900
#define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI 0x00000901
#define REG_A6XX_CP_CRASH_DUMP_CNTL 0x00000902
#define REG_A6XX_CP_CRASH_DUMP_STATUS 0x00000903
#define REG_A6XX_CP_SQE_STAT_ADDR 0x00000908
#define REG_A6XX_CP_SQE_STAT_DATA 0x00000909
#define REG_A6XX_CP_DRAW_STATE_ADDR 0x0000090a
#define REG_A6XX_CP_DRAW_STATE_DATA 0x0000090b
#define REG_A6XX_CP_ROQ_DBG_ADDR 0x0000090c
#define REG_A6XX_CP_ROQ_DBG_DATA 0x0000090d
#define REG_A6XX_CP_MEM_POOL_DBG_ADDR 0x0000090e
#define REG_A6XX_CP_MEM_POOL_DBG_DATA 0x0000090f
#define REG_A6XX_CP_SQE_UCODE_DBG_ADDR 0x00000910
#define REG_A6XX_CP_SQE_UCODE_DBG_DATA 0x00000911
#define REG_A6XX_CP_IB1_BASE 0x00000928
#define REG_A6XX_CP_IB1_BASE_HI 0x00000929
#define REG_A6XX_CP_IB1_REM_SIZE 0x0000092a
#define REG_A6XX_CP_IB2_BASE 0x0000092b
#define REG_A6XX_CP_IB2_BASE_HI 0x0000092c
#define REG_A6XX_CP_IB2_REM_SIZE 0x0000092d
#define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO 0x00000980
#define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI 0x00000981
#define REG_A6XX_CP_AHB_CNTL 0x0000098d
#define REG_A6XX_CP_APERTURE_CNTL_HOST 0x00000a00
#define REG_A6XX_CP_APERTURE_CNTL_CD 0x00000a03
#define REG_A6XX_VSC_ADDR_MODE_CNTL 0x00000c01
#define REG_A6XX_RBBM_INT_0_STATUS 0x00000201
#define REG_A6XX_RBBM_STATUS 0x00000210
#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x00800000
#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x00400000
#define A6XX_RBBM_STATUS_HLSQ_BUSY 0x00200000
#define A6XX_RBBM_STATUS_VSC_BUSY 0x00100000
#define A6XX_RBBM_STATUS_TPL1_BUSY 0x00080000
#define A6XX_RBBM_STATUS_SP_BUSY 0x00040000
#define A6XX_RBBM_STATUS_UCHE_BUSY 0x00020000
#define A6XX_RBBM_STATUS_VPC_BUSY 0x00010000
#define A6XX_RBBM_STATUS_VFD_BUSY 0x00008000
#define A6XX_RBBM_STATUS_TESS_BUSY 0x00004000
#define A6XX_RBBM_STATUS_PC_VSD_BUSY 0x00002000
#define A6XX_RBBM_STATUS_PC_DCALL_BUSY 0x00001000
#define A6XX_RBBM_STATUS_COM_DCOM_BUSY 0x00000800
#define A6XX_RBBM_STATUS_LRZ_BUSY 0x00000400
#define A6XX_RBBM_STATUS_A2D_BUSY 0x00000200
#define A6XX_RBBM_STATUS_CCU_BUSY 0x00000100
#define A6XX_RBBM_STATUS_RB_BUSY 0x00000080
#define A6XX_RBBM_STATUS_RAS_BUSY 0x00000040
#define A6XX_RBBM_STATUS_TSE_BUSY 0x00000020
#define A6XX_RBBM_STATUS_VBIF_BUSY 0x00000010
#define A6XX_RBBM_STATUS_GFX_DBGC_BUSY 0x00000008
#define A6XX_RBBM_STATUS_CP_BUSY 0x00000004
#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER 0x00000002
#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER 0x00000001
#define REG_A6XX_RBBM_STATUS3 0x00000213
#define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS 0x00000215
#define REG_A6XX_RBBM_PERFCTR_CP_0_LO 0x00000400
#define REG_A6XX_RBBM_PERFCTR_CP_0_HI 0x00000401
#define REG_A6XX_RBBM_PERFCTR_CP_1_LO 0x00000402
#define REG_A6XX_RBBM_PERFCTR_CP_1_HI 0x00000403
#define REG_A6XX_RBBM_PERFCTR_CP_2_LO 0x00000404
#define REG_A6XX_RBBM_PERFCTR_CP_2_HI 0x00000405
#define REG_A6XX_RBBM_PERFCTR_CP_3_LO 0x00000406
#define REG_A6XX_RBBM_PERFCTR_CP_3_HI 0x00000407
#define REG_A6XX_RBBM_PERFCTR_CP_4_LO 0x00000408
#define REG_A6XX_RBBM_PERFCTR_CP_4_HI 0x00000409
#define REG_A6XX_RBBM_PERFCTR_CP_5_LO 0x0000040a
#define REG_A6XX_RBBM_PERFCTR_CP_5_HI 0x0000040b
#define REG_A6XX_RBBM_PERFCTR_CP_6_LO 0x0000040c
#define REG_A6XX_RBBM_PERFCTR_CP_6_HI 0x0000040d
#define REG_A6XX_RBBM_PERFCTR_CP_7_LO 0x0000040e
#define REG_A6XX_RBBM_PERFCTR_CP_7_HI 0x0000040f
#define REG_A6XX_RBBM_PERFCTR_CP_8_LO 0x00000410
#define REG_A6XX_RBBM_PERFCTR_CP_8_HI 0x00000411
#define REG_A6XX_RBBM_PERFCTR_CP_9_LO 0x00000412
#define REG_A6XX_RBBM_PERFCTR_CP_9_HI 0x00000413
#define REG_A6XX_RBBM_PERFCTR_CP_10_LO 0x00000414
#define REG_A6XX_RBBM_PERFCTR_CP_10_HI 0x00000415
#define REG_A6XX_RBBM_PERFCTR_CP_11_LO 0x00000416
#define REG_A6XX_RBBM_PERFCTR_CP_11_HI 0x00000417
#define REG_A6XX_RBBM_PERFCTR_CP_12_LO 0x00000418
#define REG_A6XX_RBBM_PERFCTR_CP_12_HI 0x00000419
#define REG_A6XX_RBBM_PERFCTR_CP_13_LO 0x0000041a
#define REG_A6XX_RBBM_PERFCTR_CP_13_HI 0x0000041b
#define REG_A6XX_RBBM_PERFCTR_RBBM_0_LO 0x0000041c
#define REG_A6XX_RBBM_PERFCTR_RBBM_0_HI 0x0000041d
#define REG_A6XX_RBBM_PERFCTR_RBBM_1_LO 0x0000041e
#define REG_A6XX_RBBM_PERFCTR_RBBM_1_HI 0x0000041f
#define REG_A6XX_RBBM_PERFCTR_RBBM_2_LO 0x00000420
#define REG_A6XX_RBBM_PERFCTR_RBBM_2_HI 0x00000421
#define REG_A6XX_RBBM_PERFCTR_RBBM_3_LO 0x00000422
#define REG_A6XX_RBBM_PERFCTR_RBBM_3_HI 0x00000423
#define REG_A6XX_RBBM_PERFCTR_PC_0_LO 0x00000424
#define REG_A6XX_RBBM_PERFCTR_PC_0_HI 0x00000425
#define REG_A6XX_RBBM_PERFCTR_PC_1_LO 0x00000426
#define REG_A6XX_RBBM_PERFCTR_PC_1_HI 0x00000427
#define REG_A6XX_RBBM_PERFCTR_PC_2_LO 0x00000428
#define REG_A6XX_RBBM_PERFCTR_PC_2_HI 0x00000429
#define REG_A6XX_RBBM_PERFCTR_PC_3_LO 0x0000042a
#define REG_A6XX_RBBM_PERFCTR_PC_3_HI 0x0000042b
#define REG_A6XX_RBBM_PERFCTR_PC_4_LO 0x0000042c
#define REG_A6XX_RBBM_PERFCTR_PC_4_HI 0x0000042d
#define REG_A6XX_RBBM_PERFCTR_PC_5_LO 0x0000042e
#define REG_A6XX_RBBM_PERFCTR_PC_5_HI 0x0000042f
#define REG_A6XX_RBBM_PERFCTR_PC_6_LO 0x00000430
#define REG_A6XX_RBBM_PERFCTR_PC_6_HI 0x00000431
#define REG_A6XX_RBBM_PERFCTR_PC_7_LO 0x00000432
#define REG_A6XX_RBBM_PERFCTR_PC_7_HI 0x00000433
#define REG_A6XX_RBBM_PERFCTR_VFD_0_LO 0x00000434
#define REG_A6XX_RBBM_PERFCTR_VFD_0_HI 0x00000435
#define REG_A6XX_RBBM_PERFCTR_VFD_1_LO 0x00000436
#define REG_A6XX_RBBM_PERFCTR_VFD_1_HI 0x00000437
#define REG_A6XX_RBBM_PERFCTR_VFD_2_LO 0x00000438
#define REG_A6XX_RBBM_PERFCTR_VFD_2_HI 0x00000439
#define REG_A6XX_RBBM_PERFCTR_VFD_3_LO 0x0000043a
#define REG_A6XX_RBBM_PERFCTR_VFD_3_HI 0x0000043b
#define REG_A6XX_RBBM_PERFCTR_VFD_4_LO 0x0000043c
#define REG_A6XX_RBBM_PERFCTR_VFD_4_HI 0x0000043d
#define REG_A6XX_RBBM_PERFCTR_VFD_5_LO 0x0000043e
#define REG_A6XX_RBBM_PERFCTR_VFD_5_HI 0x0000043f
#define REG_A6XX_RBBM_PERFCTR_VFD_6_LO 0x00000440
#define REG_A6XX_RBBM_PERFCTR_VFD_6_HI 0x00000441
#define REG_A6XX_RBBM_PERFCTR_VFD_7_LO 0x00000442
#define REG_A6XX_RBBM_PERFCTR_VFD_7_HI 0x00000443
#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_LO 0x00000444
#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_HI 0x00000445
#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_LO 0x00000446
#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_HI 0x00000447
#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_LO 0x00000448
#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_HI 0x00000449
#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_LO 0x0000044a
#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_HI 0x0000044b
#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_LO 0x0000044c
#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_HI 0x0000044d
#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_LO 0x0000044e
#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_HI 0x0000044f
#define REG_A6XX_RBBM_PERFCTR_VPC_0_LO 0x00000450
#define REG_A6XX_RBBM_PERFCTR_VPC_0_HI 0x00000451
#define REG_A6XX_RBBM_PERFCTR_VPC_1_LO 0x00000452
#define REG_A6XX_RBBM_PERFCTR_VPC_1_HI 0x00000453
#define REG_A6XX_RBBM_PERFCTR_VPC_2_LO 0x00000454
#define REG_A6XX_RBBM_PERFCTR_VPC_2_HI 0x00000455
#define REG_A6XX_RBBM_PERFCTR_VPC_3_LO 0x00000456
#define REG_A6XX_RBBM_PERFCTR_VPC_3_HI 0x00000457
#define REG_A6XX_RBBM_PERFCTR_VPC_4_LO 0x00000458
#define REG_A6XX_RBBM_PERFCTR_VPC_4_HI 0x00000459
#define REG_A6XX_RBBM_PERFCTR_VPC_5_LO 0x0000045a
#define REG_A6XX_RBBM_PERFCTR_VPC_5_HI 0x0000045b
#define REG_A6XX_RBBM_PERFCTR_CCU_0_LO 0x0000045c
#define REG_A6XX_RBBM_PERFCTR_CCU_0_HI 0x0000045d
#define REG_A6XX_RBBM_PERFCTR_CCU_1_LO 0x0000045e
#define REG_A6XX_RBBM_PERFCTR_CCU_1_HI 0x0000045f
#define REG_A6XX_RBBM_PERFCTR_CCU_2_LO 0x00000460
#define REG_A6XX_RBBM_PERFCTR_CCU_2_HI 0x00000461
#define REG_A6XX_RBBM_PERFCTR_CCU_3_LO 0x00000462
#define REG_A6XX_RBBM_PERFCTR_CCU_3_HI 0x00000463
#define REG_A6XX_RBBM_PERFCTR_CCU_4_LO 0x00000464
#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI 0x00000465
#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO 0x00000466
#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI 0x00000467
#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO 0x00000468
#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI 0x00000469
#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO 0x0000046a
#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI 0x00000465
#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO 0x00000466
#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI 0x00000467
#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO 0x00000468
#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI 0x00000469
#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO 0x0000046a
#define REG_A6XX_RBBM_PERFCTR_TSE_2_HI 0x0000046b
#define REG_A6XX_RBBM_PERFCTR_TSE_3_LO 0x0000046c
#define REG_A6XX_RBBM_PERFCTR_TSE_3_HI 0x0000046d
#define REG_A6XX_RBBM_PERFCTR_RAS_0_LO 0x0000046e
#define REG_A6XX_RBBM_PERFCTR_RAS_0_HI 0x0000046f
#define REG_A6XX_RBBM_PERFCTR_RAS_1_LO 0x00000470
#define REG_A6XX_RBBM_PERFCTR_RAS_1_HI 0x00000471
#define REG_A6XX_RBBM_PERFCTR_RAS_2_LO 0x00000472
#define REG_A6XX_RBBM_PERFCTR_RAS_2_HI 0x00000473
#define REG_A6XX_RBBM_PERFCTR_RAS_3_LO 0x00000474
#define REG_A6XX_RBBM_PERFCTR_RAS_3_HI 0x00000475
#define REG_A6XX_RBBM_PERFCTR_UCHE_0_LO 0x00000476
#define REG_A6XX_RBBM_PERFCTR_UCHE_0_HI 0x00000477
#define REG_A6XX_RBBM_PERFCTR_UCHE_1_LO 0x00000478
#define REG_A6XX_RBBM_PERFCTR_UCHE_1_HI 0x00000479
#define REG_A6XX_RBBM_PERFCTR_UCHE_2_LO 0x0000047a
#define REG_A6XX_RBBM_PERFCTR_UCHE_2_HI 0x0000047b
#define REG_A6XX_RBBM_PERFCTR_UCHE_3_LO 0x0000047c
#define REG_A6XX_RBBM_PERFCTR_UCHE_3_HI 0x0000047d
#define REG_A6XX_RBBM_PERFCTR_UCHE_4_LO 0x0000047e
#define REG_A6XX_RBBM_PERFCTR_UCHE_4_HI 0x0000047f
#define REG_A6XX_RBBM_PERFCTR_UCHE_5_LO 0x00000480
#define REG_A6XX_RBBM_PERFCTR_UCHE_5_HI 0x00000481
#define REG_A6XX_RBBM_PERFCTR_UCHE_6_LO 0x00000482
#define REG_A6XX_RBBM_PERFCTR_UCHE_6_HI 0x00000483
#define REG_A6XX_RBBM_PERFCTR_UCHE_7_LO 0x00000484
#define REG_A6XX_RBBM_PERFCTR_UCHE_7_HI 0x00000485
#define REG_A6XX_RBBM_PERFCTR_UCHE_8_LO 0x00000486
#define REG_A6XX_RBBM_PERFCTR_UCHE_8_HI 0x00000487
#define REG_A6XX_RBBM_PERFCTR_UCHE_9_LO 0x00000488
#define REG_A6XX_RBBM_PERFCTR_UCHE_9_HI 0x00000489
#define REG_A6XX_RBBM_PERFCTR_UCHE_10_LO 0x0000048a
#define REG_A6XX_RBBM_PERFCTR_UCHE_10_HI 0x0000048b
#define REG_A6XX_RBBM_PERFCTR_UCHE_11_LO 0x0000048c
#define REG_A6XX_RBBM_PERFCTR_UCHE_11_HI 0x0000048d
#define REG_A6XX_RBBM_PERFCTR_TP_0_LO 0x0000048e
#define REG_A6XX_RBBM_PERFCTR_TP_0_HI 0x0000048f
#define REG_A6XX_RBBM_PERFCTR_TP_1_LO 0x00000490
#define REG_A6XX_RBBM_PERFCTR_TP_1_HI 0x00000491
#define REG_A6XX_RBBM_PERFCTR_TP_2_LO 0x00000492
#define REG_A6XX_RBBM_PERFCTR_TP_2_HI 0x00000493
#define REG_A6XX_RBBM_PERFCTR_TP_3_LO 0x00000494
#define REG_A6XX_RBBM_PERFCTR_TP_3_HI 0x00000495
#define REG_A6XX_RBBM_PERFCTR_TP_4_LO 0x00000496
#define REG_A6XX_RBBM_PERFCTR_TP_4_HI 0x00000497
#define REG_A6XX_RBBM_PERFCTR_TP_5_LO 0x00000498
#define REG_A6XX_RBBM_PERFCTR_TP_5_HI 0x00000499
#define REG_A6XX_RBBM_PERFCTR_TP_6_LO 0x0000049a
#define REG_A6XX_RBBM_PERFCTR_TP_6_HI 0x0000049b
#define REG_A6XX_RBBM_PERFCTR_TP_7_LO 0x0000049c
#define REG_A6XX_RBBM_PERFCTR_TP_7_HI 0x0000049d
#define REG_A6XX_RBBM_PERFCTR_TP_8_LO 0x0000049e
#define REG_A6XX_RBBM_PERFCTR_TP_8_HI 0x0000049f
#define REG_A6XX_RBBM_PERFCTR_TP_9_LO 0x000004a0
#define REG_A6XX_RBBM_PERFCTR_TP_9_HI 0x000004a1
#define REG_A6XX_RBBM_PERFCTR_TP_10_LO 0x000004a2
#define REG_A6XX_RBBM_PERFCTR_TP_10_HI 0x000004a3
#define REG_A6XX_RBBM_PERFCTR_TP_11_LO 0x000004a4
#define REG_A6XX_RBBM_PERFCTR_TP_11_HI 0x000004a5
#define REG_A6XX_RBBM_PERFCTR_SP_0_LO 0x000004a6
#define REG_A6XX_RBBM_PERFCTR_SP_0_HI 0x000004a7
#define REG_A6XX_RBBM_PERFCTR_SP_1_LO 0x000004a8
#define REG_A6XX_RBBM_PERFCTR_SP_1_HI 0x000004a9
#define REG_A6XX_RBBM_PERFCTR_SP_2_LO 0x000004aa
#define REG_A6XX_RBBM_PERFCTR_SP_2_HI 0x000004ab
#define REG_A6XX_RBBM_PERFCTR_SP_3_LO 0x000004ac
#define REG_A6XX_RBBM_PERFCTR_SP_3_HI 0x000004ad
#define REG_A6XX_RBBM_PERFCTR_SP_4_LO 0x000004ae
#define REG_A6XX_RBBM_PERFCTR_SP_4_HI 0x000004af
#define REG_A6XX_RBBM_PERFCTR_SP_5_LO 0x000004b0
#define REG_A6XX_RBBM_PERFCTR_SP_5_HI 0x000004b1
#define REG_A6XX_RBBM_PERFCTR_SP_6_LO 0x000004b2
#define REG_A6XX_RBBM_PERFCTR_SP_6_HI 0x000004b3
#define REG_A6XX_RBBM_PERFCTR_SP_7_LO 0x000004b4
#define REG_A6XX_RBBM_PERFCTR_SP_7_HI 0x000004b5
#define REG_A6XX_RBBM_PERFCTR_SP_8_LO 0x000004b6
#define REG_A6XX_RBBM_PERFCTR_SP_8_HI 0x000004b7
#define REG_A6XX_RBBM_PERFCTR_SP_9_LO 0x000004b8
#define REG_A6XX_RBBM_PERFCTR_SP_9_HI 0x000004b9
#define REG_A6XX_RBBM_PERFCTR_SP_10_LO 0x000004ba
#define REG_A6XX_RBBM_PERFCTR_SP_10_HI 0x000004bb
#define REG_A6XX_RBBM_PERFCTR_SP_11_LO 0x000004bc
#define REG_A6XX_RBBM_PERFCTR_SP_11_HI 0x000004bd
#define REG_A6XX_RBBM_PERFCTR_SP_12_LO 0x000004be
#define REG_A6XX_RBBM_PERFCTR_SP_12_HI 0x000004bf
#define REG_A6XX_RBBM_PERFCTR_SP_13_LO 0x000004c0
#define REG_A6XX_RBBM_PERFCTR_SP_13_HI 0x000004c1
#define REG_A6XX_RBBM_PERFCTR_SP_14_LO 0x000004c2
#define REG_A6XX_RBBM_PERFCTR_SP_14_HI 0x000004c3
#define REG_A6XX_RBBM_PERFCTR_SP_15_LO 0x000004c4
#define REG_A6XX_RBBM_PERFCTR_SP_15_HI 0x000004c5
#define REG_A6XX_RBBM_PERFCTR_SP_16_LO 0x000004c6
#define REG_A6XX_RBBM_PERFCTR_SP_16_HI 0x000004c7
#define REG_A6XX_RBBM_PERFCTR_SP_17_LO 0x000004c8
#define REG_A6XX_RBBM_PERFCTR_SP_17_HI 0x000004c9
#define REG_A6XX_RBBM_PERFCTR_SP_18_LO 0x000004ca
#define REG_A6XX_RBBM_PERFCTR_SP_18_HI 0x000004cb
#define REG_A6XX_RBBM_PERFCTR_SP_19_LO 0x000004cc
#define REG_A6XX_RBBM_PERFCTR_SP_19_HI 0x000004cd
#define REG_A6XX_RBBM_PERFCTR_SP_20_LO 0x000004ce
#define REG_A6XX_RBBM_PERFCTR_SP_20_HI 0x000004cf
#define REG_A6XX_RBBM_PERFCTR_SP_21_LO 0x000004d0
#define REG_A6XX_RBBM_PERFCTR_SP_21_HI 0x000004d1
#define REG_A6XX_RBBM_PERFCTR_SP_22_LO 0x000004d2
#define REG_A6XX_RBBM_PERFCTR_SP_22_HI 0x000004d3
#define REG_A6XX_RBBM_PERFCTR_SP_23_LO 0x000004d4
#define REG_A6XX_RBBM_PERFCTR_SP_23_HI 0x000004d5
#define REG_A6XX_RBBM_PERFCTR_RB_0_LO 0x000004d6
#define REG_A6XX_RBBM_PERFCTR_RB_0_HI 0x000004d7
#define REG_A6XX_RBBM_PERFCTR_RB_1_LO 0x000004d8
#define REG_A6XX_RBBM_PERFCTR_RB_1_HI 0x000004d9
#define REG_A6XX_RBBM_PERFCTR_RB_2_LO 0x000004da
#define REG_A6XX_RBBM_PERFCTR_RB_2_HI 0x000004db
#define REG_A6XX_RBBM_PERFCTR_RB_3_LO 0x000004dc
#define REG_A6XX_RBBM_PERFCTR_RB_3_HI 0x000004dd
#define REG_A6XX_RBBM_PERFCTR_RB_4_LO 0x000004de
#define REG_A6XX_RBBM_PERFCTR_RB_4_HI 0x000004df
#define REG_A6XX_RBBM_PERFCTR_RB_5_LO 0x000004e0
#define REG_A6XX_RBBM_PERFCTR_RB_5_HI 0x000004e1
#define REG_A6XX_RBBM_PERFCTR_RB_6_LO 0x000004e2
#define REG_A6XX_RBBM_PERFCTR_RB_6_HI 0x000004e3
#define REG_A6XX_RBBM_PERFCTR_RB_7_LO 0x000004e4
#define REG_A6XX_RBBM_PERFCTR_RB_7_HI 0x000004e5
#define REG_A6XX_RBBM_PERFCTR_VSC_0_LO 0x000004e6
#define REG_A6XX_RBBM_PERFCTR_VSC_0_HI 0x000004e7
#define REG_A6XX_RBBM_PERFCTR_VSC_1_LO 0x000004e8
#define REG_A6XX_RBBM_PERFCTR_VSC_1_HI 0x000004e9
#define REG_A6XX_RBBM_PERFCTR_LRZ_0_LO 0x000004ea
#define REG_A6XX_RBBM_PERFCTR_LRZ_0_HI 0x000004eb
#define REG_A6XX_RBBM_PERFCTR_LRZ_1_LO 0x000004ec
#define REG_A6XX_RBBM_PERFCTR_LRZ_1_HI 0x000004ed
#define REG_A6XX_RBBM_PERFCTR_LRZ_2_LO 0x000004ee
#define REG_A6XX_RBBM_PERFCTR_LRZ_2_HI 0x000004ef
#define REG_A6XX_RBBM_PERFCTR_LRZ_3_LO 0x000004f0
#define REG_A6XX_RBBM_PERFCTR_LRZ_3_HI 0x000004f1
#define REG_A6XX_RBBM_PERFCTR_CMP_0_LO 0x000004f2
#define REG_A6XX_RBBM_PERFCTR_CMP_0_HI 0x000004f3
#define REG_A6XX_RBBM_PERFCTR_CMP_1_LO 0x000004f4
#define REG_A6XX_RBBM_PERFCTR_CMP_1_HI 0x000004f5
#define REG_A6XX_RBBM_PERFCTR_CMP_2_LO 0x000004f6
#define REG_A6XX_RBBM_PERFCTR_CMP_2_HI 0x000004f7
#define REG_A6XX_RBBM_PERFCTR_CMP_3_LO 0x000004f8
#define REG_A6XX_RBBM_PERFCTR_CMP_3_HI 0x000004f9
#define REG_A6XX_RBBM_PERFCTR_CNTL 0x00000500
#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0 0x00000501
#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1 0x00000502
#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2 0x00000503
#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3 0x00000504
#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000505
#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000506
#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_0 0x00000507
#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_1 0x00000508
#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_2 0x00000509
#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000050a
#define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000050b
#define REG_A6XX_RBBM_ISDB_CNT 0x00000533
#define REG_A6XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
#define REG_A6XX_RBBM_SECVID_TSB_CNTL 0x0000f803
#define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
#define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL 0x00000010
#define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000001f
#define REG_A6XX_RBBM_INT_CLEAR_CMD 0x00000037
#define REG_A6XX_RBBM_INT_0_MASK 0x00000038
#define REG_A6XX_RBBM_SP_HYST_CNT 0x00000042
#define REG_A6XX_RBBM_SW_RESET_CMD 0x00000043
#define REG_A6XX_RBBM_RAC_THRESHOLD_CNT 0x00000044
#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
#define REG_A6XX_RBBM_CLOCK_CNTL 0x000000ae
#define REG_A6XX_RBBM_CLOCK_CNTL_SP0 0x000000b0
#define REG_A6XX_RBBM_CLOCK_CNTL_SP1 0x000000b1
#define REG_A6XX_RBBM_CLOCK_CNTL_SP2 0x000000b2
#define REG_A6XX_RBBM_CLOCK_CNTL_SP3 0x000000b3
#define REG_A6XX_RBBM_CLOCK_CNTL2_SP0 0x000000b4
#define REG_A6XX_RBBM_CLOCK_CNTL2_SP1 0x000000b5
#define REG_A6XX_RBBM_CLOCK_CNTL2_SP2 0x000000b6
#define REG_A6XX_RBBM_CLOCK_CNTL2_SP3 0x000000b7
#define REG_A6XX_RBBM_CLOCK_DELAY_SP0 0x000000b8
#define REG_A6XX_RBBM_CLOCK_DELAY_SP1 0x000000b9
#define REG_A6XX_RBBM_CLOCK_DELAY_SP2 0x000000ba
#define REG_A6XX_RBBM_CLOCK_DELAY_SP3 0x000000bb
#define REG_A6XX_RBBM_CLOCK_HYST_SP0 0x000000bc
#define REG_A6XX_RBBM_CLOCK_HYST_SP1 0x000000bd
#define REG_A6XX_RBBM_CLOCK_HYST_SP2 0x000000be
#define REG_A6XX_RBBM_CLOCK_HYST_SP3 0x000000bf
#define REG_A6XX_RBBM_CLOCK_CNTL_TP0 0x000000c0
#define REG_A6XX_RBBM_CLOCK_CNTL_TP1 0x000000c1
#define REG_A6XX_RBBM_CLOCK_CNTL_TP2 0x000000c2
#define REG_A6XX_RBBM_CLOCK_CNTL_TP3 0x000000c3
#define REG_A6XX_RBBM_CLOCK_CNTL2_TP0 0x000000c4
#define REG_A6XX_RBBM_CLOCK_CNTL2_TP1 0x000000c5
#define REG_A6XX_RBBM_CLOCK_CNTL2_TP2 0x000000c6
#define REG_A6XX_RBBM_CLOCK_CNTL2_TP3 0x000000c7
#define REG_A6XX_RBBM_CLOCK_CNTL3_TP0 0x000000c8
#define REG_A6XX_RBBM_CLOCK_CNTL3_TP1 0x000000c9
#define REG_A6XX_RBBM_CLOCK_CNTL3_TP2 0x000000ca
#define REG_A6XX_RBBM_CLOCK_CNTL3_TP3 0x000000cb
#define REG_A6XX_RBBM_CLOCK_CNTL4_TP0 0x000000cc
#define REG_A6XX_RBBM_CLOCK_CNTL4_TP1 0x000000cd
#define REG_A6XX_RBBM_CLOCK_CNTL4_TP2 0x000000ce
#define REG_A6XX_RBBM_CLOCK_CNTL4_TP3 0x000000cf
#define REG_A6XX_RBBM_CLOCK_DELAY_TP0 0x000000d0
#define REG_A6XX_RBBM_CLOCK_DELAY_TP1 0x000000d1
#define REG_A6XX_RBBM_CLOCK_DELAY_TP2 0x000000d2
#define REG_A6XX_RBBM_CLOCK_DELAY_TP3 0x000000d3
#define REG_A6XX_RBBM_CLOCK_DELAY2_TP0 0x000000d4
#define REG_A6XX_RBBM_CLOCK_DELAY2_TP1 0x000000d5
#define REG_A6XX_RBBM_CLOCK_DELAY2_TP2 0x000000d6
#define REG_A6XX_RBBM_CLOCK_DELAY2_TP3 0x000000d7
#define REG_A6XX_RBBM_CLOCK_DELAY3_TP0 0x000000d8
#define REG_A6XX_RBBM_CLOCK_DELAY3_TP1 0x000000d9
#define REG_A6XX_RBBM_CLOCK_DELAY3_TP2 0x000000da
#define REG_A6XX_RBBM_CLOCK_DELAY3_TP3 0x000000db
#define REG_A6XX_RBBM_CLOCK_DELAY4_TP0 0x000000dc
#define REG_A6XX_RBBM_CLOCK_DELAY4_TP1 0x000000dd
#define REG_A6XX_RBBM_CLOCK_DELAY4_TP2 0x000000de
#define REG_A6XX_RBBM_CLOCK_DELAY4_TP3 0x000000df
#define REG_A6XX_RBBM_CLOCK_HYST_TP0 0x000000e0
#define REG_A6XX_RBBM_CLOCK_HYST_TP1 0x000000e1
#define REG_A6XX_RBBM_CLOCK_HYST_TP2 0x000000e2
#define REG_A6XX_RBBM_CLOCK_HYST_TP3 0x000000e3
#define REG_A6XX_RBBM_CLOCK_HYST2_TP0 0x000000e4
#define REG_A6XX_RBBM_CLOCK_HYST2_TP1 0x000000e5
#define REG_A6XX_RBBM_CLOCK_HYST2_TP2 0x000000e6
#define REG_A6XX_RBBM_CLOCK_HYST2_TP3 0x000000e7
#define REG_A6XX_RBBM_CLOCK_HYST3_TP0 0x000000e8
#define REG_A6XX_RBBM_CLOCK_HYST3_TP1 0x000000e9
#define REG_A6XX_RBBM_CLOCK_HYST3_TP2 0x000000ea
#define REG_A6XX_RBBM_CLOCK_HYST3_TP3 0x000000eb
#define REG_A6XX_RBBM_CLOCK_HYST4_TP0 0x000000ec
#define REG_A6XX_RBBM_CLOCK_HYST4_TP1 0x000000ed
#define REG_A6XX_RBBM_CLOCK_HYST4_TP2 0x000000ee
#define REG_A6XX_RBBM_CLOCK_HYST4_TP3 0x000000ef
#define REG_A6XX_RBBM_CLOCK_CNTL_RB0 0x000000f0
#define REG_A6XX_RBBM_CLOCK_CNTL_RB1 0x000000f1
#define REG_A6XX_RBBM_CLOCK_CNTL_RB2 0x000000f2
#define REG_A6XX_RBBM_CLOCK_CNTL_RB3 0x000000f3
#define REG_A6XX_RBBM_CLOCK_CNTL2_RB0 0x000000f4
#define REG_A6XX_RBBM_CLOCK_CNTL2_RB1 0x000000f5
#define REG_A6XX_RBBM_CLOCK_CNTL2_RB2 0x000000f6
#define REG_A6XX_RBBM_CLOCK_CNTL2_RB3 0x000000f7
#define REG_A6XX_RBBM_CLOCK_CNTL_CCU0 0x000000f8
#define REG_A6XX_RBBM_CLOCK_CNTL_CCU1 0x000000f9
#define REG_A6XX_RBBM_CLOCK_CNTL_CCU2 0x000000fa
#define REG_A6XX_RBBM_CLOCK_CNTL_CCU3 0x000000fb
#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000100
#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000101
#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000102
#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000103
#define REG_A6XX_RBBM_CLOCK_CNTL_RAC 0x00000104
#define REG_A6XX_RBBM_CLOCK_CNTL2_RAC 0x00000105
#define REG_A6XX_RBBM_CLOCK_DELAY_RAC 0x00000106
#define REG_A6XX_RBBM_CLOCK_HYST_RAC 0x00000107
#define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000108
#define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000109
#define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000010a
#define REG_A6XX_RBBM_CLOCK_CNTL_UCHE 0x0000010b
#define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE 0x0000010c
#define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE 0x0000010d
#define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE 0x0000010e
#define REG_A6XX_RBBM_CLOCK_DELAY_UCHE 0x0000010f
#define REG_A6XX_RBBM_CLOCK_HYST_UCHE 0x00000110
#define REG_A6XX_RBBM_CLOCK_MODE_VFD 0x00000111
#define REG_A6XX_RBBM_CLOCK_DELAY_VFD 0x00000112
#define REG_A6XX_RBBM_CLOCK_HYST_VFD 0x00000113
#define REG_A6XX_RBBM_CLOCK_MODE_GPC 0x00000114
#define REG_A6XX_RBBM_CLOCK_DELAY_GPC 0x00000115
#define REG_A6XX_RBBM_CLOCK_HYST_GPC 0x00000116
#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2 0x00000117
#define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX 0x00000118
#define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX 0x00000119
#define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX 0x0000011a
#define REG_A6XX_RBBM_CLOCK_MODE_HLSQ 0x0000011b
#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ 0x0000011c
#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A 0x00000600
#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B 0x00000601
#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C 0x00000602
#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D 0x00000603
#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
}
#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT 0x00000604
#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
}
#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM 0x00000605
#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
}
#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0 0x00000608
#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1 0x00000609
#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2 0x0000060a
#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3 0x0000060b
#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0 0x0000060c
#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1 0x0000060d
#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2 0x0000060e
#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3 0x0000060f
#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000610
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
}
#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000611
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
}
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
{
return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
}
#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000062f
#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000630
#define REG_A6XX_VSC_PERFCTR_VSC_SEL_0 0x00000cd8
#define REG_A6XX_VSC_PERFCTR_VSC_SEL_1 0x00000cd9
#define REG_A6XX_GRAS_ADDR_MODE_CNTL 0x00008601
#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_0 0x00008610
#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_1 0x00008611
#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_2 0x00008612
#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_3 0x00008613
#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_0 0x00008614
#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_1 0x00008615
#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_2 0x00008616
#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_3 0x00008617
#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_0 0x00008618
#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_1 0x00008619
#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_2 0x0000861a
#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_3 0x0000861b
#define REG_A6XX_RB_ADDR_MODE_CNTL 0x00008e05
#define REG_A6XX_RB_NC_MODE_CNTL 0x00008e08
#define REG_A6XX_RB_PERFCTR_RB_SEL_0 0x00008e10
#define REG_A6XX_RB_PERFCTR_RB_SEL_1 0x00008e11
#define REG_A6XX_RB_PERFCTR_RB_SEL_2 0x00008e12
#define REG_A6XX_RB_PERFCTR_RB_SEL_3 0x00008e13
#define REG_A6XX_RB_PERFCTR_RB_SEL_4 0x00008e14
#define REG_A6XX_RB_PERFCTR_RB_SEL_5 0x00008e15
#define REG_A6XX_RB_PERFCTR_RB_SEL_6 0x00008e16
#define REG_A6XX_RB_PERFCTR_RB_SEL_7 0x00008e17
#define REG_A6XX_RB_PERFCTR_CCU_SEL_0 0x00008e18
#define REG_A6XX_RB_PERFCTR_CCU_SEL_1 0x00008e19
#define REG_A6XX_RB_PERFCTR_CCU_SEL_2 0x00008e1a
#define REG_A6XX_RB_PERFCTR_CCU_SEL_3 0x00008e1b
#define REG_A6XX_RB_PERFCTR_CCU_SEL_4 0x00008e1c
#define REG_A6XX_RB_PERFCTR_CMP_SEL_0 0x00008e2c
#define REG_A6XX_RB_PERFCTR_CMP_SEL_1 0x00008e2d
#define REG_A6XX_RB_PERFCTR_CMP_SEL_2 0x00008e2e
#define REG_A6XX_RB_PERFCTR_CMP_SEL_3 0x00008e2f
#define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD 0x00008e3d
#define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE 0x00008e50
#define REG_A6XX_PC_DBG_ECO_CNTL 0x00009e00
#define REG_A6XX_PC_ADDR_MODE_CNTL 0x00009e01
#define REG_A6XX_PC_PERFCTR_PC_SEL_0 0x00009e34
#define REG_A6XX_PC_PERFCTR_PC_SEL_1 0x00009e35
#define REG_A6XX_PC_PERFCTR_PC_SEL_2 0x00009e36
#define REG_A6XX_PC_PERFCTR_PC_SEL_3 0x00009e37
#define REG_A6XX_PC_PERFCTR_PC_SEL_4 0x00009e38
#define REG_A6XX_PC_PERFCTR_PC_SEL_5 0x00009e39
#define REG_A6XX_PC_PERFCTR_PC_SEL_6 0x00009e3a
#define REG_A6XX_PC_PERFCTR_PC_SEL_7 0x00009e3b
#define REG_A6XX_HLSQ_ADDR_MODE_CNTL 0x0000be05
#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x0000be10
#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x0000be11
#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x0000be12
#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x0000be13
#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x0000be14
#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x0000be15
#define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000c800
#define REG_A6XX_HLSQ_DBG_READ_SEL 0x0000d000
#define REG_A6XX_VFD_ADDR_MODE_CNTL 0x0000a601
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_0 0x0000a610
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_1 0x0000a611
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_2 0x0000a612
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_3 0x0000a613
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_4 0x0000a614
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_5 0x0000a615
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_6 0x0000a616
#define REG_A6XX_VFD_PERFCTR_VFD_SEL_7 0x0000a617
#define REG_A6XX_VPC_ADDR_MODE_CNTL 0x00009601
#define REG_A6XX_VPC_PERFCTR_VPC_SEL_0 0x00009604
#define REG_A6XX_VPC_PERFCTR_VPC_SEL_1 0x00009605
#define REG_A6XX_VPC_PERFCTR_VPC_SEL_2 0x00009606
#define REG_A6XX_VPC_PERFCTR_VPC_SEL_3 0x00009607
#define REG_A6XX_VPC_PERFCTR_VPC_SEL_4 0x00009608
#define REG_A6XX_VPC_PERFCTR_VPC_SEL_5 0x00009609
#define REG_A6XX_UCHE_ADDR_MODE_CNTL 0x00000e00
#define REG_A6XX_UCHE_MODE_CNTL 0x00000e01
#define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO 0x00000e05
#define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI 0x00000e06
#define REG_A6XX_UCHE_WRITE_THRU_BASE_LO 0x00000e07
#define REG_A6XX_UCHE_WRITE_THRU_BASE_HI 0x00000e08
#define REG_A6XX_UCHE_TRAP_BASE_LO 0x00000e09
#define REG_A6XX_UCHE_TRAP_BASE_HI 0x00000e0a
#define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e0b
#define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e0c
#define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e0d
#define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e0e
#define REG_A6XX_UCHE_CACHE_WAYS 0x00000e17
#define REG_A6XX_UCHE_FILTER_CNTL 0x00000e18
#define REG_A6XX_UCHE_CLIENT_PF 0x00000e19
#define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK 0x000000ff
#define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT 0
static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
{
return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
}
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000e1c
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000e1d
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000e1e
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000e1f
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000e20
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000e21
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000e22
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e23
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_8 0x00000e24
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_9 0x00000e25
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_10 0x00000e26
#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_11 0x00000e27
#define REG_A6XX_SP_ADDR_MODE_CNTL 0x0000ae01
#define REG_A6XX_SP_NC_MODE_CNTL 0x0000ae02
#define REG_A6XX_SP_PERFCTR_SP_SEL_0 0x0000ae10
#define REG_A6XX_SP_PERFCTR_SP_SEL_1 0x0000ae11
#define REG_A6XX_SP_PERFCTR_SP_SEL_2 0x0000ae12
#define REG_A6XX_SP_PERFCTR_SP_SEL_3 0x0000ae13
#define REG_A6XX_SP_PERFCTR_SP_SEL_4 0x0000ae14
#define REG_A6XX_SP_PERFCTR_SP_SEL_5 0x0000ae15
#define REG_A6XX_SP_PERFCTR_SP_SEL_6 0x0000ae16
#define REG_A6XX_SP_PERFCTR_SP_SEL_7 0x0000ae17
#define REG_A6XX_SP_PERFCTR_SP_SEL_8 0x0000ae18
#define REG_A6XX_SP_PERFCTR_SP_SEL_9 0x0000ae19
#define REG_A6XX_SP_PERFCTR_SP_SEL_10 0x0000ae1a
#define REG_A6XX_SP_PERFCTR_SP_SEL_11 0x0000ae1b
#define REG_A6XX_SP_PERFCTR_SP_SEL_12 0x0000ae1c
#define REG_A6XX_SP_PERFCTR_SP_SEL_13 0x0000ae1d
#define REG_A6XX_SP_PERFCTR_SP_SEL_14 0x0000ae1e
#define REG_A6XX_SP_PERFCTR_SP_SEL_15 0x0000ae1f
#define REG_A6XX_SP_PERFCTR_SP_SEL_16 0x0000ae20
#define REG_A6XX_SP_PERFCTR_SP_SEL_17 0x0000ae21
#define REG_A6XX_SP_PERFCTR_SP_SEL_18 0x0000ae22
#define REG_A6XX_SP_PERFCTR_SP_SEL_19 0x0000ae23
#define REG_A6XX_SP_PERFCTR_SP_SEL_20 0x0000ae24
#define REG_A6XX_SP_PERFCTR_SP_SEL_21 0x0000ae25
#define REG_A6XX_SP_PERFCTR_SP_SEL_22 0x0000ae26
#define REG_A6XX_SP_PERFCTR_SP_SEL_23 0x0000ae27
#define REG_A6XX_TPL1_ADDR_MODE_CNTL 0x0000b601
#define REG_A6XX_TPL1_NC_MODE_CNTL 0x0000b604
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_0 0x0000b610
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_1 0x0000b611
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_2 0x0000b612
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_3 0x0000b613
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_4 0x0000b614
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_5 0x0000b615
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_6 0x0000b616
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_7 0x0000b617
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_8 0x0000b618
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_9 0x0000b619
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_10 0x0000b61a
#define REG_A6XX_TPL1_PERFCTR_TP_SEL_11 0x0000b61b
#define REG_A6XX_VBIF_VERSION 0x00003000
#define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
#define REG_A6XX_VBIF_XIN_HALT_CTRL0 0x00003080
#define REG_A6XX_VBIF_XIN_HALT_CTRL1 0x00003081
#define REG_A6XX_VBIF_PERF_CNT_SEL0 0x000030d0
#define REG_A6XX_VBIF_PERF_CNT_SEL1 0x000030d1
#define REG_A6XX_VBIF_PERF_CNT_SEL2 0x000030d2
#define REG_A6XX_VBIF_PERF_CNT_SEL3 0x000030d3
#define REG_A6XX_VBIF_PERF_CNT_LOW0 0x000030d8
#define REG_A6XX_VBIF_PERF_CNT_LOW1 0x000030d9
#define REG_A6XX_VBIF_PERF_CNT_LOW2 0x000030da
#define REG_A6XX_VBIF_PERF_CNT_LOW3 0x000030db
#define REG_A6XX_VBIF_PERF_CNT_HIGH0 0x000030e0
#define REG_A6XX_VBIF_PERF_CNT_HIGH1 0x000030e1
#define REG_A6XX_VBIF_PERF_CNT_HIGH2 0x000030e2
#define REG_A6XX_VBIF_PERF_CNT_HIGH3 0x000030e3
#define REG_A6XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
#define REG_A6XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
#define REG_A6XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A 0x00018400
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B 0x00018401
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C 0x00018402
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D 0x00018403
#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
}
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT 0x00018404
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
}
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM 0x00018405
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
}
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0 0x00018408
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1 0x00018409
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2 0x0001840a
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3 0x0001840b
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0 0x0001840c
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1 0x0001840d
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2 0x0001840e
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3 0x0001840f
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0 0x00018410
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
}
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1 0x00018411
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
}
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
{
return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
}
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0001842f
#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00018430
#define REG_A6XX_PDC_GPU_ENABLE_PDC 0x00021140
#define REG_A6XX_PDC_GPU_SEQ_START_ADDR 0x00021148
#define REG_A6XX_PDC_GPU_TCS0_CONTROL 0x00021540
#define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK 0x00021541
#define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK 0x00021542
#define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID 0x00021543
#define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR 0x00021544
#define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA 0x00021545
#define REG_A6XX_PDC_GPU_TCS1_CONTROL 0x00021572
#define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK 0x00021573
#define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK 0x00021574
#define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID 0x00021575
#define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR 0x00021576
#define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA 0x00021577
#define REG_A6XX_PDC_GPU_TCS2_CONTROL 0x000215a4
#define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK 0x000215a5
#define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK 0x000215a6
#define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID 0x000215a7
#define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR 0x000215a8
#define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA 0x000215a9
#define REG_A6XX_PDC_GPU_TCS3_CONTROL 0x000215d6
#define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK 0x000215d7
#define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK 0x000215d8
#define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID 0x000215d9
#define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR 0x000215da
#define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA 0x000215db
#define REG_A6XX_PDC_GPU_SEQ_MEM_0 0x000a0000
#define REG_A6XX_X1_WINDOW_OFFSET 0x000088d4
#define A6XX_X1_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_X1_WINDOW_OFFSET_X__MASK 0x00007fff
#define A6XX_X1_WINDOW_OFFSET_X__SHIFT 0
static inline uint32_t A6XX_X1_WINDOW_OFFSET_X(uint32_t val)
{
return ((val) << A6XX_X1_WINDOW_OFFSET_X__SHIFT) & A6XX_X1_WINDOW_OFFSET_X__MASK;
}
#define A6XX_X1_WINDOW_OFFSET_Y__MASK 0x7fff0000
#define A6XX_X1_WINDOW_OFFSET_Y__SHIFT 16
static inline uint32_t A6XX_X1_WINDOW_OFFSET_Y(uint32_t val)
{
return ((val) << A6XX_X1_WINDOW_OFFSET_Y__SHIFT) & A6XX_X1_WINDOW_OFFSET_Y__MASK;
}
#define REG_A6XX_X2_WINDOW_OFFSET 0x0000b4d1
#define A6XX_X2_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_X2_WINDOW_OFFSET_X__MASK 0x00007fff
#define A6XX_X2_WINDOW_OFFSET_X__SHIFT 0
static inline uint32_t A6XX_X2_WINDOW_OFFSET_X(uint32_t val)
{
return ((val) << A6XX_X2_WINDOW_OFFSET_X__SHIFT) & A6XX_X2_WINDOW_OFFSET_X__MASK;
}
#define A6XX_X2_WINDOW_OFFSET_Y__MASK 0x7fff0000
#define A6XX_X2_WINDOW_OFFSET_Y__SHIFT 16
static inline uint32_t A6XX_X2_WINDOW_OFFSET_Y(uint32_t val)
{
return ((val) << A6XX_X2_WINDOW_OFFSET_Y__SHIFT) & A6XX_X2_WINDOW_OFFSET_Y__MASK;
}
#define REG_A6XX_X3_WINDOW_OFFSET 0x0000b307
#define A6XX_X3_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_X3_WINDOW_OFFSET_X__MASK 0x00007fff
#define A6XX_X3_WINDOW_OFFSET_X__SHIFT 0
static inline uint32_t A6XX_X3_WINDOW_OFFSET_X(uint32_t val)
{
return ((val) << A6XX_X3_WINDOW_OFFSET_X__SHIFT) & A6XX_X3_WINDOW_OFFSET_X__MASK;
}
#define A6XX_X3_WINDOW_OFFSET_Y__MASK 0x7fff0000
#define A6XX_X3_WINDOW_OFFSET_Y__SHIFT 16
static inline uint32_t A6XX_X3_WINDOW_OFFSET_Y(uint32_t val)
{
return ((val) << A6XX_X3_WINDOW_OFFSET_Y__SHIFT) & A6XX_X3_WINDOW_OFFSET_Y__MASK;
}
#define REG_A6XX_X1_BIN_SIZE 0x000080a1
#define A6XX_X1_BIN_SIZE_WIDTH__MASK 0x000000ff
#define A6XX_X1_BIN_SIZE_WIDTH__SHIFT 0
static inline uint32_t A6XX_X1_BIN_SIZE_WIDTH(uint32_t val)
{
return ((val >> 5) << A6XX_X1_BIN_SIZE_WIDTH__SHIFT) & A6XX_X1_BIN_SIZE_WIDTH__MASK;
}
#define A6XX_X1_BIN_SIZE_HEIGHT__MASK 0x0001ff00
#define A6XX_X1_BIN_SIZE_HEIGHT__SHIFT 8
static inline uint32_t A6XX_X1_BIN_SIZE_HEIGHT(uint32_t val)
{
return ((val >> 4) << A6XX_X1_BIN_SIZE_HEIGHT__SHIFT) & A6XX_X1_BIN_SIZE_HEIGHT__MASK;
}
#define REG_A6XX_X2_BIN_SIZE 0x00008800
#define A6XX_X2_BIN_SIZE_WIDTH__MASK 0x000000ff
#define A6XX_X2_BIN_SIZE_WIDTH__SHIFT 0
static inline uint32_t A6XX_X2_BIN_SIZE_WIDTH(uint32_t val)
{
return ((val >> 5) << A6XX_X2_BIN_SIZE_WIDTH__SHIFT) & A6XX_X2_BIN_SIZE_WIDTH__MASK;
}
#define A6XX_X2_BIN_SIZE_HEIGHT__MASK 0x0001ff00
#define A6XX_X2_BIN_SIZE_HEIGHT__SHIFT 8
static inline uint32_t A6XX_X2_BIN_SIZE_HEIGHT(uint32_t val)
{
return ((val >> 4) << A6XX_X2_BIN_SIZE_HEIGHT__SHIFT) & A6XX_X2_BIN_SIZE_HEIGHT__MASK;
}
#define REG_A6XX_X3_BIN_SIZE 0x000088d3
#define A6XX_X3_BIN_SIZE_WIDTH__MASK 0x000000ff
#define A6XX_X3_BIN_SIZE_WIDTH__SHIFT 0
static inline uint32_t A6XX_X3_BIN_SIZE_WIDTH(uint32_t val)
{
return ((val >> 5) << A6XX_X3_BIN_SIZE_WIDTH__SHIFT) & A6XX_X3_BIN_SIZE_WIDTH__MASK;
}
#define A6XX_X3_BIN_SIZE_HEIGHT__MASK 0x0001ff00
#define A6XX_X3_BIN_SIZE_HEIGHT__SHIFT 8
static inline uint32_t A6XX_X3_BIN_SIZE_HEIGHT(uint32_t val)
{
return ((val >> 4) << A6XX_X3_BIN_SIZE_HEIGHT__SHIFT) & A6XX_X3_BIN_SIZE_HEIGHT__MASK;
}
#define REG_A6XX_VSC_BIN_SIZE 0x00000c02
#define A6XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff
#define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
{
return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
}
#define A6XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001ff00
#define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT 8
static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
{
return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
}
#define REG_A6XX_VSC_SIZE_ADDRESS_LO 0x00000c03
#define REG_A6XX_VSC_SIZE_ADDRESS_HI 0x00000c04
#define REG_A6XX_VSC_BIN_COUNT 0x00000c06
#define A6XX_VSC_BIN_COUNT_NX__MASK 0x000007fe
#define A6XX_VSC_BIN_COUNT_NX__SHIFT 1
static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
{
return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
}
#define A6XX_VSC_BIN_COUNT_NY__MASK 0x001ff800
#define A6XX_VSC_BIN_COUNT_NY__SHIFT 11
static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
{
return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
}
static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
#define A6XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
#define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
{
return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
}
#define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
#define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
{
return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
}
#define A6XX_VSC_PIPE_CONFIG_REG_W__MASK 0x03f00000
#define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
{
return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
}
#define A6XX_VSC_PIPE_CONFIG_REG_H__MASK 0xfc000000
#define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT 26
static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
{
return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
}
#define REG_A6XX_VSC_XXX_ADDRESS_LO 0x00000c30
#define REG_A6XX_VSC_XXX_ADDRESS_HI 0x00000c31
#define REG_A6XX_VSC_XXX_PITCH 0x00000c32
#define REG_A6XX_VSC_PIPE_DATA_ADDRESS_LO 0x00000c34
#define REG_A6XX_VSC_PIPE_DATA_ADDRESS_HI 0x00000c35
#define REG_A6XX_VSC_PIPE_DATA_PITCH 0x00000c36
static inline uint32_t REG_A6XX_VSC_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
static inline uint32_t REG_A6XX_VSC_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
#define REG_A6XX_UCHE_UNKNOWN_0E12 0x00000e12
#define REG_A6XX_GRAS_UNKNOWN_8001 0x00008001
#define REG_A6XX_GRAS_UNKNOWN_8004 0x00008004
#define REG_A6XX_GRAS_CNTL 0x00008005
#define A6XX_GRAS_CNTL_VARYING 0x00000001
#define A6XX_GRAS_CNTL_XCOORD 0x00000040
#define A6XX_GRAS_CNTL_YCOORD 0x00000080
#define A6XX_GRAS_CNTL_ZCOORD 0x00000100
#define A6XX_GRAS_CNTL_WCOORD 0x00000200
#define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x00008006
#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
{
return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
}
#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
#define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
{
return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
}
#define REG_A6XX_GRAS_CL_VPORT_XOFFSET_0 0x00008010
#define A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
#define A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET_0(float val)
{
return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
}
#define REG_A6XX_GRAS_CL_VPORT_XSCALE_0 0x00008011
#define A6XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
#define A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE_0(float val)
{
return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE_0__MASK;
}
#define REG_A6XX_GRAS_CL_VPORT_YOFFSET_0 0x00008012
#define A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
#define A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET_0(float val)
{
return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
}
#define REG_A6XX_GRAS_CL_VPORT_YSCALE_0 0x00008013
#define A6XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
#define A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE_0(float val)
{
return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE_0__MASK;
}
#define REG_A6XX_GRAS_CL_VPORT_ZOFFSET_0 0x00008014
#define A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
#define A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
{
return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
}
#define REG_A6XX_GRAS_CL_VPORT_ZSCALE_0 0x00008015
#define A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
#define A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE_0(float val)
{
return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
}
#define REG_A6XX_GRAS_SU_CNTL 0x00008090
#define A6XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001
#define A6XX_GRAS_SU_CNTL_CULL_BACK 0x00000002
#define A6XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
#define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
#define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
{
return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
}
#define A6XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
#define A6XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
#define REG_A6XX_GRAS_SU_POINT_MINMAX 0x00008091
#define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
#define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
{
return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
}
#define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
#define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
{
return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
}
#define REG_A6XX_GRAS_SU_POINT_SIZE 0x00008092
#define A6XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
#define A6XX_GRAS_SU_POINT_SIZE__SHIFT 0
static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
{
return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
}
#define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE 0x00008095
#define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
#define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
{
return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
}
#define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00008096
#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
{
return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
}
#define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x00008097
#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
#define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
{
return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
}
#define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO 0x00008098
#define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
#define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
{
return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
}
#define REG_A6XX_GRAS_UNKNOWN_8099 0x00008099
#define REG_A6XX_GRAS_UNKNOWN_809B 0x0000809b
#define REG_A6XX_GRAS_RAS_MSAA_CNTL 0x000080a2
#define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
#define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
{
return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
}
#define REG_A6XX_GRAS_DEST_MSAA_CNTL 0x000080a3
#define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
#define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
{
return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
}
#define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
#define REG_A6XX_GRAS_UNKNOWN_80A4 0x000080a4
#define REG_A6XX_GRAS_UNKNOWN_80A5 0x000080a5
#define REG_A6XX_GRAS_UNKNOWN_80A6 0x000080a6
#define REG_A6XX_GRAS_UNKNOWN_80AF 0x000080af
#define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x000080b0
#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
}
#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
#define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
}
#define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x000080b1
#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
}
#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
#define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
}
#define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x000080d0
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
}
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
}
#define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x000080d1
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
}
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
#define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
}
#define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL 0x000080f0
#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
}
#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
#define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
}
#define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR 0x000080f1
#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
}
#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
#define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
}
#define REG_A6XX_GRAS_LRZ_CNTL 0x00008100
#define A6XX_GRAS_LRZ_CNTL_ENABLE 0x00000001
#define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002
#define A6XX_GRAS_LRZ_CNTL_GREATER 0x00000004
#define REG_A6XX_GRAS_2D_BLIT_INFO 0x00008102
#define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK 0x000000ff
#define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT 0
static inline uint32_t A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK;
}
#define REG_A6XX_GRAS_LRZ_BUFFER_BASE_LO 0x00008103
#define REG_A6XX_GRAS_LRZ_BUFFER_BASE_HI 0x00008104
#define REG_A6XX_GRAS_LRZ_BUFFER_PITCH 0x00008105
#define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK 0x000007ff
#define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT 0
static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
{
return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
}
#define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK 0x003ff800
#define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
{
return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
}
#define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x00008106
#define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x00008107
#define REG_A6XX_GRAS_2D_BLIT_CNTL 0x00008400
#define REG_A6XX_GRAS_2D_SRC_TL_X 0x00008401
#define A6XX_GRAS_2D_SRC_TL_X_X__MASK 0x00ffff00
#define A6XX_GRAS_2D_SRC_TL_X_X__SHIFT 8
static inline uint32_t A6XX_GRAS_2D_SRC_TL_X_X(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_SRC_TL_X_X__SHIFT) & A6XX_GRAS_2D_SRC_TL_X_X__MASK;
}
#define REG_A6XX_GRAS_2D_SRC_BR_X 0x00008402
#define A6XX_GRAS_2D_SRC_BR_X_X__MASK 0x00ffff00
#define A6XX_GRAS_2D_SRC_BR_X_X__SHIFT 8
static inline uint32_t A6XX_GRAS_2D_SRC_BR_X_X(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_SRC_BR_X_X__SHIFT) & A6XX_GRAS_2D_SRC_BR_X_X__MASK;
}
#define REG_A6XX_GRAS_2D_SRC_TL_Y 0x00008403
#define A6XX_GRAS_2D_SRC_TL_Y_Y__MASK 0x00ffff00
#define A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT 8
static inline uint32_t A6XX_GRAS_2D_SRC_TL_Y_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_TL_Y_Y__MASK;
}
#define REG_A6XX_GRAS_2D_SRC_BR_Y 0x00008404
#define A6XX_GRAS_2D_SRC_BR_Y_Y__MASK 0x00ffff00
#define A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT 8
static inline uint32_t A6XX_GRAS_2D_SRC_BR_Y_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_BR_Y_Y__MASK;
}
#define REG_A6XX_GRAS_2D_DST_TL 0x00008405
#define A6XX_GRAS_2D_DST_TL_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_2D_DST_TL_X__MASK 0x00007fff
#define A6XX_GRAS_2D_DST_TL_X__SHIFT 0
static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
}
#define A6XX_GRAS_2D_DST_TL_Y__MASK 0x7fff0000
#define A6XX_GRAS_2D_DST_TL_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
}
#define REG_A6XX_GRAS_2D_DST_BR 0x00008406
#define A6XX_GRAS_2D_DST_BR_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_2D_DST_BR_X__MASK 0x00007fff
#define A6XX_GRAS_2D_DST_BR_X__SHIFT 0
static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
}
#define A6XX_GRAS_2D_DST_BR_Y__MASK 0x7fff0000
#define A6XX_GRAS_2D_DST_BR_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
}
#define REG_A6XX_GRAS_RESOLVE_CNTL_1 0x0000840a
#define A6XX_GRAS_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_RESOLVE_CNTL_1_X__MASK 0x00007fff
#define A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT 0
static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_X(uint32_t val)
{
return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_X__MASK;
}
#define A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
#define A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK;
}
#define REG_A6XX_GRAS_RESOLVE_CNTL_2 0x0000840b
#define A6XX_GRAS_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_GRAS_RESOLVE_CNTL_2_X__MASK 0x00007fff
#define A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT 0
static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_X(uint32_t val)
{
return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_X__MASK;
}
#define A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
#define A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT 16
static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_Y(uint32_t val)
{
return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK;
}
#define REG_A6XX_GRAS_UNKNOWN_8600 0x00008600
#define REG_A6XX_RB_RAS_MSAA_CNTL 0x00008802
#define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
#define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
{
return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
}
#define REG_A6XX_RB_DEST_MSAA_CNTL 0x00008803
#define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
#define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
{
return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
}
#define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
#define REG_A6XX_RB_UNKNOWN_8804 0x00008804
#define REG_A6XX_RB_UNKNOWN_8805 0x00008805
#define REG_A6XX_RB_UNKNOWN_8806 0x00008806
#define REG_A6XX_RB_RENDER_CONTROL0 0x00008809
#define A6XX_RB_RENDER_CONTROL0_VARYING 0x00000001
#define A6XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
#define A6XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
#define A6XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
#define A6XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
#define A6XX_RB_RENDER_CONTROL0_UNK10 0x00000400
#define REG_A6XX_RB_RENDER_CONTROL1 0x0000880a
#define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001
#define A6XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
#define A6XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000008
#define REG_A6XX_RB_FS_OUTPUT_CNTL0 0x0000880b
#define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z 0x00000002
#define REG_A6XX_RB_FS_OUTPUT_CNTL1 0x0000880c
#define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
#define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT 0
static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
{
return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
}
#define REG_A6XX_RB_RENDER_COMPONENTS 0x0000880d
#define A6XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
#define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
#define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
#define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
#define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
#define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
#define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
#define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
}
#define A6XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
#define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
{
return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
}
#define REG_A6XX_RB_DITHER_CNTL 0x0000880e
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK 0x00000003
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT 0
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK 0x0000000c
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT 2
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK 0x00000030
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT 4
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK 0x000000c0
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT 6
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK 0x00000300
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT 8
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK 0x00000c00
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT 10
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK 0x00001000
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT 12
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
}
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK 0x0000c000
#define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT 14
static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
{
return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
}
#define REG_A6XX_RB_SRGB_CNTL 0x0000880f
#define A6XX_RB_SRGB_CNTL_SRGB_MRT0 0x00000001
#define A6XX_RB_SRGB_CNTL_SRGB_MRT1 0x00000002
#define A6XX_RB_SRGB_CNTL_SRGB_MRT2 0x00000004
#define A6XX_RB_SRGB_CNTL_SRGB_MRT3 0x00000008
#define A6XX_RB_SRGB_CNTL_SRGB_MRT4 0x00000010
#define A6XX_RB_SRGB_CNTL_SRGB_MRT5 0x00000020
#define A6XX_RB_SRGB_CNTL_SRGB_MRT6 0x00000040
#define A6XX_RB_SRGB_CNTL_SRGB_MRT7 0x00000080
#define REG_A6XX_RB_UNKNOWN_8818 0x00008818
#define REG_A6XX_RB_UNKNOWN_8819 0x00008819
#define REG_A6XX_RB_UNKNOWN_881A 0x0000881a
#define REG_A6XX_RB_UNKNOWN_881B 0x0000881b
#define REG_A6XX_RB_UNKNOWN_881C 0x0000881c
#define REG_A6XX_RB_UNKNOWN_881D 0x0000881d
#define REG_A6XX_RB_UNKNOWN_881E 0x0000881e
static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
#define A6XX_RB_MRT_CONTROL_BLEND 0x00000001
#define A6XX_RB_MRT_CONTROL_BLEND2 0x00000002
#define A6XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004
#define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078
#define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3
static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
{
return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
}
#define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
#define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
{
return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
}
static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
#define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
#define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
{
return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
}
#define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
#define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
{
return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
}
#define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
#define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
{
return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
}
#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
{
return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
}
#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
{
return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
}
#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
#define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
{
return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
}
static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
#define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
#define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
}
#define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
#define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
{
return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
}
#define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
#define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
{
return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
}
#define A6XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00008000
static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
#define A6XX_RB_MRT_PITCH__MASK 0xffffffff
#define A6XX_RB_MRT_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
}
static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
#define A6XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
#define A6XX_RB_MRT_ARRAY_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
}
static inline uint32_t REG_A6XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x00008825 + 0x8*i0; }
static inline uint32_t REG_A6XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x00008826 + 0x8*i0; }
static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
#define REG_A6XX_RB_BLEND_RED_F32 0x00008860
#define A6XX_RB_BLEND_RED_F32__MASK 0xffffffff
#define A6XX_RB_BLEND_RED_F32__SHIFT 0
static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
{
return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
}
#define REG_A6XX_RB_BLEND_GREEN_F32 0x00008861
#define A6XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
#define A6XX_RB_BLEND_GREEN_F32__SHIFT 0
static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
{
return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
}
#define REG_A6XX_RB_BLEND_BLUE_F32 0x00008862
#define A6XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
#define A6XX_RB_BLEND_BLUE_F32__SHIFT 0
static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
{
return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
}
#define REG_A6XX_RB_BLEND_ALPHA_F32 0x00008863
#define A6XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
#define A6XX_RB_BLEND_ALPHA_F32__SHIFT 0
static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
{
return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
}
#define REG_A6XX_RB_ALPHA_CONTROL 0x00008864
#define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
#define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
{
return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
}
#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
#define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
{
return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
}
#define REG_A6XX_RB_BLEND_CNTL 0x00008865
#define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
#define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
{
return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
}
#define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
#define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
#define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
{
return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
}
#define REG_A6XX_RB_DEPTH_CNTL 0x00008871
#define A6XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
#define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
#define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
#define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
{
return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
}
#define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
#define REG_A6XX_RB_DEPTH_BUFFER_INFO 0x00008872
#define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
#define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
{
return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
}
#define REG_A6XX_RB_DEPTH_BUFFER_PITCH 0x00008873
#define A6XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
#define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
}
#define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x00008874
#define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
#define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
}
#define REG_A6XX_RB_DEPTH_BUFFER_BASE_LO 0x00008875
#define REG_A6XX_RB_DEPTH_BUFFER_BASE_HI 0x00008876
#define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM 0x00008877
#define REG_A6XX_RB_UNKNOWN_8878 0x00008878
#define REG_A6XX_RB_UNKNOWN_8879 0x00008879
#define REG_A6XX_RB_STENCIL_CONTROL 0x00008880
#define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
#define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
#define A6XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
#define A6XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
#define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
#define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
#define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
#define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
#define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
#define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
#define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
}
#define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
#define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
{
return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
}
#define REG_A6XX_RB_STENCIL_INFO 0x00008881
#define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
#define REG_A6XX_RB_STENCIL_BUFFER_PITCH 0x00008882
#define A6XX_RB_STENCIL_BUFFER_PITCH__MASK 0xffffffff
#define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
}
#define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH 0x00008883
#define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK 0xffffffff
#define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
}
#define REG_A6XX_RB_STENCIL_BUFFER_BASE_LO 0x00008884
#define REG_A6XX_RB_STENCIL_BUFFER_BASE_HI 0x00008885
#define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM 0x00008886
#define REG_A6XX_RB_STENCILREF 0x00008887
#define A6XX_RB_STENCILREF_REF__MASK 0x000000ff
#define A6XX_RB_STENCILREF_REF__SHIFT 0
static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
{
return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
}
#define REG_A6XX_RB_STENCILMASK 0x00008888
#define A6XX_RB_STENCILMASK_MASK__MASK 0x000000ff
#define A6XX_RB_STENCILMASK_MASK__SHIFT 0
static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
{
return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
}
#define REG_A6XX_RB_STENCILWRMASK 0x00008889
#define A6XX_RB_STENCILWRMASK_WRMASK__MASK 0x000000ff
#define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT 0
static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
{
return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
}
#define REG_A6XX_RB_WINDOW_OFFSET 0x00008890
#define A6XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
#define A6XX_RB_WINDOW_OFFSET_X__SHIFT 0
static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
{
return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
}
#define A6XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
#define A6XX_RB_WINDOW_OFFSET_Y__SHIFT 16
static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
{
return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
}
#define REG_A6XX_RB_SAMPLE_COUNT_CONTROL 0x00008891
#define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
#define REG_A6XX_RB_UNKNOWN_88D0 0x000088d0
#define REG_A6XX_RB_BLIT_SCISSOR_TL 0x000088d1
#define A6XX_RB_BLIT_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_RB_BLIT_SCISSOR_TL_X__MASK 0x00007fff
#define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT 0
static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
{
return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
}
#define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK 0x7fff0000
#define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT 16
static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
{
return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
}
#define REG_A6XX_RB_BLIT_SCISSOR_BR 0x000088d2
#define A6XX_RB_BLIT_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
#define A6XX_RB_BLIT_SCISSOR_BR_X__MASK 0x00007fff
#define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT 0
static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
{
return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
}
#define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK 0x7fff0000
#define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT 16
static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
{
return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
}
#define REG_A6XX_RB_BLIT_BASE_GMEM 0x000088d6
#define REG_A6XX_RB_BLIT_DST_INFO 0x000088d7
#define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK 0x00000003
#define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT 0
static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
{
return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
}
#define A6XX_RB_BLIT_DST_INFO_FLAGS 0x00000004
#define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK 0x00007f80
#define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT 7
static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
}
#define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK 0x00000060
#define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT 5
static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
{
return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
}
#define REG_A6XX_RB_BLIT_DST_LO 0x000088d8
#define REG_A6XX_RB_BLIT_DST_HI 0x000088d9
#define REG_A6XX_RB_BLIT_DST_PITCH 0x000088da
#define A6XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
#define A6XX_RB_BLIT_DST_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
}
#define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH 0x000088db
#define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
#define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
}
#define REG_A6XX_RB_BLIT_FLAG_DST_LO 0x000088dc
#define REG_A6XX_RB_BLIT_FLAG_DST_HI 0x000088dd
#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0 0x000088df
#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1 0x000088e0
#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2 0x000088e1
#define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3 0x000088e2
#define REG_A6XX_RB_BLIT_INFO 0x000088e3
#define A6XX_RB_BLIT_INFO_UNK0 0x00000001
#define A6XX_RB_BLIT_INFO_FAST_CLEAR 0x00000002
#define A6XX_RB_BLIT_INFO_INTEGER 0x00000004
#define A6XX_RB_BLIT_INFO_UNK3 0x00000008
#define A6XX_RB_BLIT_INFO_MASK__MASK 0x000000f0
#define A6XX_RB_BLIT_INFO_MASK__SHIFT 4
static inline uint32_t A6XX_RB_BLIT_INFO_MASK(uint32_t val)
{
return ((val) << A6XX_RB_BLIT_INFO_MASK__SHIFT) & A6XX_RB_BLIT_INFO_MASK__MASK;
}
#define REG_A6XX_RB_UNKNOWN_88F0 0x000088f0
#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x00008900
#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x00008901
#define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x00008902
static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x00008903 + 0x3*i0; }
static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x00008904 + 0x3*i0; }
static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
{
return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
}
#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x003ff800
#define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
{
return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
}
#define REG_A6XX_RB_SAMPLE_COUNT_ADDR_LO 0x00008927
#define REG_A6XX_RB_SAMPLE_COUNT_ADDR_HI 0x00008928
#define REG_A6XX_RB_2D_BLIT_CNTL 0x00008c00
#define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
#define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
}
#define REG_A6XX_RB_2D_DST_INFO 0x00008c17
#define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
#define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
}
#define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300
#define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8
static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
{
return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
}
#define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
#define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
{
return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
}
#define A6XX_RB_2D_DST_INFO_FLAGS 0x00001000
#define REG_A6XX_RB_2D_DST_LO 0x00008c18
#define REG_A6XX_RB_2D_DST_HI 0x00008c19
#define REG_A6XX_RB_2D_DST_SIZE 0x00008c1a
#define A6XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff
#define A6XX_RB_2D_DST_SIZE_PITCH__SHIFT 0
static inline uint32_t A6XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
{
return ((val >> 6) << A6XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A6XX_RB_2D_DST_SIZE_PITCH__MASK;
}
#define REG_A6XX_RB_2D_DST_FLAGS_LO 0x00008c20
#define REG_A6XX_RB_2D_DST_FLAGS_HI 0x00008c21
#define REG_A6XX_RB_2D_SRC_SOLID_C0 0x00008c2c
#define REG_A6XX_RB_2D_SRC_SOLID_C1 0x00008c2d
#define REG_A6XX_RB_2D_SRC_SOLID_C2 0x00008c2e
#define REG_A6XX_RB_2D_SRC_SOLID_C3 0x00008c2f
#define REG_A6XX_RB_UNKNOWN_8E01 0x00008e01
#define REG_A6XX_RB_CCU_CNTL 0x00008e07
#define REG_A6XX_VPC_UNKNOWN_9101 0x00009101
#define REG_A6XX_VPC_GS_SIV_CNTL 0x00009104
#define REG_A6XX_VPC_UNKNOWN_9108 0x00009108
static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
#define REG_A6XX_VPC_UNKNOWN_9210 0x00009210
#define REG_A6XX_VPC_UNKNOWN_9211 0x00009211
static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
#define REG_A6XX_VPC_SO_CNTL 0x00009216
#define A6XX_VPC_SO_CNTL_ENABLE 0x00010000
#define REG_A6XX_VPC_SO_PROG 0x00009217
#define A6XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
#define A6XX_VPC_SO_PROG_A_BUF__SHIFT 0
static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
{
return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
}
#define A6XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
#define A6XX_VPC_SO_PROG_A_OFF__SHIFT 2
static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
{
return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
}
#define A6XX_VPC_SO_PROG_A_EN 0x00000800
#define A6XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
#define A6XX_VPC_SO_PROG_B_BUF__SHIFT 12
static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
{
return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
}
#define A6XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
#define A6XX_VPC_SO_PROG_B_OFF__SHIFT 14
static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
{
return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
}
#define A6XX_VPC_SO_PROG_B_EN 0x00800000
static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000921b + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000921f + 0x7*i0; }
static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x00009220 + 0x7*i0; }
#define REG_A6XX_VPC_UNKNOWN_9236 0x00009236
#define REG_A6XX_VPC_UNKNOWN_9300 0x00009300
#define REG_A6XX_VPC_PACK 0x00009301
#define A6XX_VPC_PACK_STRIDE_IN_VPC__MASK 0x000000ff
#define A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT 0
static inline uint32_t A6XX_VPC_PACK_STRIDE_IN_VPC(uint32_t val)
{
return ((val) << A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_PACK_STRIDE_IN_VPC__MASK;
}
#define A6XX_VPC_PACK_NUMNONPOSVAR__MASK 0x0000ff00
#define A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT 8
static inline uint32_t A6XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
{
return ((val) << A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A6XX_VPC_PACK_NUMNONPOSVAR__MASK;
}
#define A6XX_VPC_PACK_PSIZELOC__MASK 0x00ff0000
#define A6XX_VPC_PACK_PSIZELOC__SHIFT 16
static inline uint32_t A6XX_VPC_PACK_PSIZELOC(uint32_t val)
{
return ((val) << A6XX_VPC_PACK_PSIZELOC__SHIFT) & A6XX_VPC_PACK_PSIZELOC__MASK;
}
#define REG_A6XX_VPC_CNTL_0 0x00009304
#define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK 0x000000ff
#define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT 0
static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
{
return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
}
#define A6XX_VPC_CNTL_0_VARYING 0x00010000
#define REG_A6XX_VPC_SO_BUF_CNTL 0x00009305
#define A6XX_VPC_SO_BUF_CNTL_BUF0 0x00000001
#define A6XX_VPC_SO_BUF_CNTL_BUF1 0x00000008
#define A6XX_VPC_SO_BUF_CNTL_BUF2 0x00000040
#define A6XX_VPC_SO_BUF_CNTL_BUF3 0x00000200
#define A6XX_VPC_SO_BUF_CNTL_ENABLE 0x00008000
#define REG_A6XX_VPC_UNKNOWN_9600 0x00009600
#define REG_A6XX_VPC_UNKNOWN_9602 0x00009602
#define REG_A6XX_PC_UNKNOWN_9801 0x00009801
#define REG_A6XX_PC_RESTART_INDEX 0x00009803
#define REG_A6XX_PC_MODE_CNTL 0x00009804
#define REG_A6XX_PC_UNKNOWN_9805 0x00009805
#define REG_A6XX_PC_UNKNOWN_9981 0x00009981
#define REG_A6XX_PC_PRIMITIVE_CNTL_0 0x00009b00
#define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART 0x00000001
#define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST 0x00000002
#define REG_A6XX_PC_PRIMITIVE_CNTL_1 0x00009b01
#define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK 0x0000007f
#define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT 0
static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC(uint32_t val)
{
return ((val) << A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK;
}
#define REG_A6XX_PC_UNKNOWN_9B06 0x00009b06
#define REG_A6XX_PC_UNKNOWN_9B07 0x00009b07
#define REG_A6XX_PC_TESSFACTOR_ADDR_LO 0x00009e08
#define REG_A6XX_PC_TESSFACTOR_ADDR_HI 0x00009e09
#define REG_A6XX_PC_UNKNOWN_9E72 0x00009e72
#define REG_A6XX_VFD_CONTROL_0 0x0000a000
#define A6XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
#define A6XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
static inline uint32_t A6XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A6XX_VFD_CONTROL_0_VTXCNT__MASK;
}
#define REG_A6XX_VFD_CONTROL_1 0x0000a001
#define A6XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
#define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
}
#define A6XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
#define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
}
#define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000
#define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16
static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
}
#define REG_A6XX_VFD_CONTROL_2 0x0000a002
#define A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK 0x000000ff
#define A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT 0
static inline uint32_t A6XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
}
#define REG_A6XX_VFD_CONTROL_3 0x0000a003
#define A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK 0x0000ff00
#define A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT 8
static inline uint32_t A6XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
}
#define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
#define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
}
#define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
#define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
{
return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
}
#define REG_A6XX_VFD_CONTROL_4 0x0000a004
#define REG_A6XX_VFD_CONTROL_5 0x0000a005
#define REG_A6XX_VFD_CONTROL_6 0x0000a006
#define REG_A6XX_VFD_MODE_CNTL 0x0000a007
#define A6XX_VFD_MODE_CNTL_BINNING_PASS 0x00000001
#define REG_A6XX_VFD_UNKNOWN_A008 0x0000a008
#define REG_A6XX_VFD_INDEX_OFFSET 0x0000a00e
#define REG_A6XX_VFD_INSTANCE_START_OFFSET 0x0000a00f
static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
static inline uint32_t REG_A6XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
static inline uint32_t REG_A6XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000a011 + 0x4*i0; }
static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
#define A6XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
#define A6XX_VFD_DECODE_INSTR_IDX__SHIFT 0
static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
{
return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
}
#define A6XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
#define A6XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000
#define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_vtx_fmt val)
{
return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
}
#define A6XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000
#define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT 28
static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
{
return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
}
#define A6XX_VFD_DECODE_INSTR_UNK30 0x40000000
#define A6XX_VFD_DECODE_INSTR_FLOAT 0x80000000
static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
#define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
#define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
{
return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
}
#define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
#define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
{
return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
}
#define REG_A6XX_SP_UNKNOWN_A0F8 0x0000a0f8
#define REG_A6XX_SP_PRIMITIVE_CNTL 0x0000a802
#define A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f
#define A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0
static inline uint32_t A6XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
{
return ((val) << A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
}
static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
#define A6XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
#define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
{
return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
}
#define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
#define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
{
return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
}
#define A6XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
#define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
{
return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
}
#define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
#define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
{
return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
}
static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
{
return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
}
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
{
return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
}
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
{
return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
}
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
#define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
{
return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
}
#define REG_A6XX_SP_VS_CTRL_REG0 0x0000a800
#define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
#define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
}
#define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
#define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
}
#define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
#define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 14
static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
{
return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
}
#define A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
#define A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
{
return ((val) << A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
}
#define A6XX_SP_VS_CTRL_REG0_VARYING 0x00400000
#define A6XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x04000000
#define A6XX_SP_VS_CTRL_REG0_MERGEDREGS 0x80000000
#define REG_A6XX_SP_VS_OBJ_START_LO 0x0000a81c
#define REG_A6XX_SP_VS_OBJ_START_HI 0x0000a81d
#define REG_A6XX_SP_VS_TEX_COUNT 0x0000a822
#define REG_A6XX_SP_VS_CONFIG 0x0000a823
#define A6XX_SP_VS_CONFIG_ENABLED 0x00000100
#define A6XX_SP_VS_CONFIG_NTEX__MASK 0x0001fe00
#define A6XX_SP_VS_CONFIG_NTEX__SHIFT 9
static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
{
return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
}
#define A6XX_SP_VS_CONFIG_NSAMP__MASK 0x01fe0000
#define A6XX_SP_VS_CONFIG_NSAMP__SHIFT 17
static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
{
return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
}
#define REG_A6XX_SP_VS_INSTRLEN 0x0000a824
#define REG_A6XX_SP_HS_CTRL_REG0 0x0000a830
#define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
#define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
}
#define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
#define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
}
#define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
#define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 14
static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
{
return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
}
#define A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK 0x00100000
#define A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT 20
static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
{
return ((val) << A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
}
#define A6XX_SP_HS_CTRL_REG0_VARYING 0x00400000
#define A6XX_SP_HS_CTRL_REG0_PIXLODENABLE 0x04000000
#define A6XX_SP_HS_CTRL_REG0_MERGEDREGS 0x80000000
#define REG_A6XX_SP_HS_UNKNOWN_A831 0x0000a831
#define REG_A6XX_SP_HS_OBJ_START_LO 0x0000a834
#define REG_A6XX_SP_HS_OBJ_START_HI 0x0000a835
#define REG_A6XX_SP_HS_TEX_COUNT 0x0000a83a
#define REG_A6XX_SP_HS_CONFIG 0x0000a83b
#define A6XX_SP_HS_CONFIG_ENABLED 0x00000100
#define A6XX_SP_HS_CONFIG_NTEX__MASK 0x0001fe00
#define A6XX_SP_HS_CONFIG_NTEX__SHIFT 9
static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
{
return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
}
#define A6XX_SP_HS_CONFIG_NSAMP__MASK 0x01fe0000
#define A6XX_SP_HS_CONFIG_NSAMP__SHIFT 17
static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
{
return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
}
#define REG_A6XX_SP_HS_INSTRLEN 0x0000a83c
#define REG_A6XX_SP_DS_CTRL_REG0 0x0000a840
#define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
#define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
}
#define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
#define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
}
#define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
#define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 14
static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
{
return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
}
#define A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK 0x00100000
#define A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT 20
static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
{
return ((val) << A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
}
#define A6XX_SP_DS_CTRL_REG0_VARYING 0x00400000
#define A6XX_SP_DS_CTRL_REG0_PIXLODENABLE 0x04000000
#define A6XX_SP_DS_CTRL_REG0_MERGEDREGS 0x80000000
#define REG_A6XX_SP_DS_OBJ_START_LO 0x0000a85c
#define REG_A6XX_SP_DS_OBJ_START_HI 0x0000a85d
#define REG_A6XX_SP_DS_TEX_COUNT 0x0000a862
#define REG_A6XX_SP_DS_CONFIG 0x0000a863
#define A6XX_SP_DS_CONFIG_ENABLED 0x00000100
#define A6XX_SP_DS_CONFIG_NTEX__MASK 0x0001fe00
#define A6XX_SP_DS_CONFIG_NTEX__SHIFT 9
static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
{
return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
}
#define A6XX_SP_DS_CONFIG_NSAMP__MASK 0x01fe0000
#define A6XX_SP_DS_CONFIG_NSAMP__SHIFT 17
static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
{
return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
}
#define REG_A6XX_SP_DS_INSTRLEN 0x0000a864
#define REG_A6XX_SP_GS_CTRL_REG0 0x0000a870
#define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
#define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
}
#define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
#define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
}
#define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
#define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 14
static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
{
return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
}
#define A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK 0x00100000
#define A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT 20
static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
{
return ((val) << A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
}
#define A6XX_SP_GS_CTRL_REG0_VARYING 0x00400000
#define A6XX_SP_GS_CTRL_REG0_PIXLODENABLE 0x04000000
#define A6XX_SP_GS_CTRL_REG0_MERGEDREGS 0x80000000
#define REG_A6XX_SP_GS_UNKNOWN_A871 0x0000a871
#define REG_A6XX_SP_GS_OBJ_START_LO 0x0000a88d
#define REG_A6XX_SP_GS_OBJ_START_HI 0x0000a88e
#define REG_A6XX_SP_GS_TEX_COUNT 0x0000a893
#define REG_A6XX_SP_GS_CONFIG 0x0000a894
#define A6XX_SP_GS_CONFIG_ENABLED 0x00000100
#define A6XX_SP_GS_CONFIG_NTEX__MASK 0x0001fe00
#define A6XX_SP_GS_CONFIG_NTEX__SHIFT 9
static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
{
return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
}
#define A6XX_SP_GS_CONFIG_NSAMP__MASK 0x01fe0000
#define A6XX_SP_GS_CONFIG_NSAMP__SHIFT 17
static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
{
return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
}
#define REG_A6XX_SP_GS_INSTRLEN 0x0000a895
#define REG_A6XX_SP_VS_TEX_SAMP_LO 0x0000a8a0
#define REG_A6XX_SP_VS_TEX_SAMP_HI 0x0000a8a1
#define REG_A6XX_SP_HS_TEX_SAMP_LO 0x0000a8a2
#define REG_A6XX_SP_HS_TEX_SAMP_HI 0x0000a8a3
#define REG_A6XX_SP_DS_TEX_SAMP_LO 0x0000a8a4
#define REG_A6XX_SP_DS_TEX_SAMP_HI 0x0000a8a5
#define REG_A6XX_SP_GS_TEX_SAMP_LO 0x0000a8a6
#define REG_A6XX_SP_GS_TEX_SAMP_HI 0x0000a8a7
#define REG_A6XX_SP_VS_TEX_CONST_LO 0x0000a8a8
#define REG_A6XX_SP_VS_TEX_CONST_HI 0x0000a8a9
#define REG_A6XX_SP_HS_TEX_CONST_LO 0x0000a8aa
#define REG_A6XX_SP_HS_TEX_CONST_HI 0x0000a8ab
#define REG_A6XX_SP_DS_TEX_CONST_LO 0x0000a8ac
#define REG_A6XX_SP_DS_TEX_CONST_HI 0x0000a8ad
#define REG_A6XX_SP_GS_TEX_CONST_LO 0x0000a8ae
#define REG_A6XX_SP_GS_TEX_CONST_HI 0x0000a8af
#define REG_A6XX_SP_FS_CTRL_REG0 0x0000a980
#define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
#define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
}
#define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
#define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
}
#define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
#define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 14
static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
{
return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
}
#define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
#define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
{
return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
}
#define A6XX_SP_FS_CTRL_REG0_VARYING 0x00400000
#define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x04000000
#define A6XX_SP_FS_CTRL_REG0_MERGEDREGS 0x80000000
#define REG_A6XX_SP_FS_OBJ_START_LO 0x0000a983
#define REG_A6XX_SP_FS_OBJ_START_HI 0x0000a984
#define REG_A6XX_SP_BLEND_CNTL 0x0000a989
#define A6XX_SP_BLEND_CNTL_ENABLED 0x00000001
#define A6XX_SP_BLEND_CNTL_UNK8 0x00000100
#define REG_A6XX_SP_SRGB_CNTL 0x0000a98a
#define A6XX_SP_SRGB_CNTL_SRGB_MRT0 0x00000001
#define A6XX_SP_SRGB_CNTL_SRGB_MRT1 0x00000002
#define A6XX_SP_SRGB_CNTL_SRGB_MRT2 0x00000004
#define A6XX_SP_SRGB_CNTL_SRGB_MRT3 0x00000008
#define A6XX_SP_SRGB_CNTL_SRGB_MRT4 0x00000010
#define A6XX_SP_SRGB_CNTL_SRGB_MRT5 0x00000020
#define A6XX_SP_SRGB_CNTL_SRGB_MRT6 0x00000040
#define A6XX_SP_SRGB_CNTL_SRGB_MRT7 0x00000080
#define REG_A6XX_SP_FS_RENDER_COMPONENTS 0x0000a98b
#define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK 0x0000000f
#define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT 0
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK 0x000000f0
#define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT 4
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK 0x00000f00
#define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT 8
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK 0x0000f000
#define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT 12
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK 0x000f0000
#define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT 16
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK 0x00f00000
#define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT 20
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK 0x0f000000
#define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT 24
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
}
#define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK 0xf0000000
#define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT 28
static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
{
return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
}
#define REG_A6XX_SP_FS_OUTPUT_CNTL0 0x0000a98c
#define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK 0x0000ff00
#define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT 8
static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
{
return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
}
#define REG_A6XX_SP_FS_OUTPUT_CNTL1 0x0000a98d
#define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
#define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT 0
static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
{
return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
}
static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
#define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
#define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
}
#define A6XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100
#define A6XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200
#define A6XX_SP_FS_MRT_REG_COLOR_SRGB 0x00000400
#define REG_A6XX_SP_FS_TEX_COUNT 0x0000a9a7
#define REG_A6XX_SP_UNKNOWN_A9A8 0x0000a9a8
#define REG_A6XX_SP_FS_TEX_SAMP_LO 0x0000a9e0
#define REG_A6XX_SP_FS_TEX_SAMP_HI 0x0000a9e1
#define REG_A6XX_SP_CS_TEX_SAMP_LO 0x0000a9e2
#define REG_A6XX_SP_CS_TEX_SAMP_HI 0x0000a9e3
#define REG_A6XX_SP_FS_TEX_CONST_LO 0x0000a9e4
#define REG_A6XX_SP_FS_TEX_CONST_HI 0x0000a9e5
#define REG_A6XX_SP_CS_TEX_CONST_LO 0x0000a9e6
#define REG_A6XX_SP_CS_TEX_CONST_HI 0x0000a9e7
static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
#define A6XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
#define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
{
return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
}
#define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
#define REG_A6XX_SP_CS_CTRL_REG0 0x0000a9b0
#define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
#define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
}
#define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
#define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
{
return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
}
#define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
#define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 14
static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
{
return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
}
#define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00100000
#define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 20
static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
{
return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
}
#define A6XX_SP_CS_CTRL_REG0_VARYING 0x00400000
#define A6XX_SP_CS_CTRL_REG0_PIXLODENABLE 0x04000000
#define A6XX_SP_CS_CTRL_REG0_MERGEDREGS 0x80000000
#define REG_A6XX_SP_CS_OBJ_START_LO 0x0000a9b4
#define REG_A6XX_SP_CS_OBJ_START_HI 0x0000a9b5
#define REG_A6XX_SP_CS_INSTRLEN 0x0000a9bc
#define REG_A6XX_SP_UNKNOWN_AB00 0x0000ab00
#define REG_A6XX_SP_FS_CONFIG 0x0000ab04
#define A6XX_SP_FS_CONFIG_ENABLED 0x00000100
#define A6XX_SP_FS_CONFIG_NTEX__MASK 0x0001fe00
#define A6XX_SP_FS_CONFIG_NTEX__SHIFT 9
static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
{
return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
}
#define A6XX_SP_FS_CONFIG_NSAMP__MASK 0x01fe0000
#define A6XX_SP_FS_CONFIG_NSAMP__SHIFT 17
static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
{
return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
}
#define REG_A6XX_SP_FS_INSTRLEN 0x0000ab05
#define REG_A6XX_SP_UNKNOWN_AE00 0x0000ae00
#define REG_A6XX_SP_UNKNOWN_AE04 0x0000ae04
#define REG_A6XX_SP_UNKNOWN_AE0F 0x0000ae0f
#define REG_A6XX_SP_UNKNOWN_B182 0x0000b182
#define REG_A6XX_SP_TP_RAS_MSAA_CNTL 0x0000b300
#define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
#define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
{
return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
}
#define REG_A6XX_SP_TP_DEST_MSAA_CNTL 0x0000b301
#define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
#define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
{
return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
}
#define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
#define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_LO 0x0000b302
#define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_HI 0x0000b303
#define REG_A6XX_SP_TP_UNKNOWN_B304 0x0000b304
#define REG_A6XX_SP_PS_2D_SRC_INFO 0x0000b4c0
#define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
#define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
{
return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
}
#define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300
#define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT 8
static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
{
return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
}
#define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
#define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
{
return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
}
#define A6XX_SP_PS_2D_SRC_INFO_FLAGS 0x00001000
#define REG_A6XX_SP_PS_2D_SRC_LO 0x0000b4c2
#define REG_A6XX_SP_PS_2D_SRC_HI 0x0000b4c3
#define REG_A6XX_SP_PS_2D_SRC_FLAGS_LO 0x0000b4ca
#define REG_A6XX_SP_PS_2D_SRC_FLAGS_HI 0x0000b4cb
#define REG_A6XX_SP_UNKNOWN_B600 0x0000b600
#define REG_A6XX_SP_UNKNOWN_B605 0x0000b605
#define REG_A6XX_HLSQ_VS_CNTL 0x0000b800
#define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK 0x000000ff
#define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT 0
static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
{
return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
}
#define REG_A6XX_HLSQ_HS_CNTL 0x0000b801
#define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK 0x000000ff
#define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT 0
static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
{
return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
}
#define REG_A6XX_HLSQ_DS_CNTL 0x0000b802
#define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK 0x000000ff
#define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT 0
static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
{
return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
}
#define REG_A6XX_HLSQ_GS_CNTL 0x0000b803
#define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK 0x000000ff
#define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT 0
static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
{
return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
}
#define REG_A6XX_HLSQ_CONTROL_1_REG 0x0000b982
#define REG_A6XX_HLSQ_CONTROL_2_REG 0x0000b983
#define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
#define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
}
#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00
#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8
static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
}
#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000
#define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16
static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
{
return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
}
#define REG_A6XX_HLSQ_CONTROL_3_REG 0x0000b984
#define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
#define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
}
#define REG_A6XX_HLSQ_CONTROL_4_REG 0x0000b985
#define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
#define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
}
#define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
#define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
}
#define REG_A6XX_HLSQ_CONTROL_5_REG 0x0000b986
#define REG_A6XX_HLSQ_CS_NDRANGE_0 0x0000b990
#define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003
#define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
}
#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc
#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
}
#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000
#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
}
#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000
#define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
}
#define REG_A6XX_HLSQ_CS_NDRANGE_1 0x0000b991
#define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff
#define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
}
#define REG_A6XX_HLSQ_CS_NDRANGE_2 0x0000b992
#define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff
#define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
}
#define REG_A6XX_HLSQ_CS_NDRANGE_3 0x0000b993
#define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff
#define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
}
#define REG_A6XX_HLSQ_CS_NDRANGE_4 0x0000b994
#define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff
#define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
}
#define REG_A6XX_HLSQ_CS_NDRANGE_5 0x0000b995
#define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff
#define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
}
#define REG_A6XX_HLSQ_CS_NDRANGE_6 0x0000b996
#define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff
#define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
}
#define REG_A6XX_HLSQ_CS_CNTL_0 0x0000b997
#define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
#define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0
static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
}
#define A6XX_HLSQ_CS_CNTL_0_UNK0__MASK 0x0000ff00
#define A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT 8
static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK0__MASK;
}
#define A6XX_HLSQ_CS_CNTL_0_UNK1__MASK 0x00ff0000
#define A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT 16
static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK1__MASK;
}
#define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
#define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24
static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
{
return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
}
#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X 0x0000b999
#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000b99a
#define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000b99b
#define REG_A6XX_HLSQ_UPDATE_CNTL 0x0000bb08
#define REG_A6XX_HLSQ_FS_CNTL 0x0000bb10
#define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK 0x000000ff
#define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT 0
static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
{
return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
}
#define REG_A6XX_HLSQ_UNKNOWN_BB11 0x0000bb11
#define REG_A6XX_HLSQ_UNKNOWN_BE00 0x0000be00
#define REG_A6XX_HLSQ_UNKNOWN_BE01 0x0000be01
#define REG_A6XX_HLSQ_UNKNOWN_BE04 0x0000be04
#define REG_A6XX_TEX_SAMP_0 0x00000000
#define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
#define A6XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
#define A6XX_TEX_SAMP_0_XY_MAG__SHIFT 1
static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
{
return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
}
#define A6XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
#define A6XX_TEX_SAMP_0_XY_MIN__SHIFT 3
static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
{
return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
}
#define A6XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
#define A6XX_TEX_SAMP_0_WRAP_S__SHIFT 5
static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
{
return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
}
#define A6XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
#define A6XX_TEX_SAMP_0_WRAP_T__SHIFT 8
static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
{
return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
}
#define A6XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
#define A6XX_TEX_SAMP_0_WRAP_R__SHIFT 11
static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
{
return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
}
#define A6XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
#define A6XX_TEX_SAMP_0_ANISO__SHIFT 14
static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
{
return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
}
#define A6XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
#define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
{
return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
}
#define REG_A6XX_TEX_SAMP_1 0x00000001
#define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
#define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
{
return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
}
#define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
#define A6XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
#define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
#define A6XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
#define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
{
return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
}
#define A6XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
#define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
{
return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
}
#define REG_A6XX_TEX_SAMP_2 0x00000002
#define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK 0xfffffff0
#define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT 4
static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
{
return ((val) << A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
}
#define REG_A6XX_TEX_SAMP_3 0x00000003
#define REG_A6XX_TEX_CONST_0 0x00000000
#define A6XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
#define A6XX_TEX_CONST_0_TILE_MODE__SHIFT 0
static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
{
return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
}
#define A6XX_TEX_CONST_0_SRGB 0x00000004
#define A6XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
#define A6XX_TEX_CONST_0_SWIZ_X__SHIFT 4
static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
{
return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
}
#define A6XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
#define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
{
return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
}
#define A6XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
#define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
{
return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
}
#define A6XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
#define A6XX_TEX_CONST_0_SWIZ_W__SHIFT 13
static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
{
return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
}
#define A6XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
#define A6XX_TEX_CONST_0_MIPLVLS__SHIFT 16
static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
}
#define A6XX_TEX_CONST_0_FMT__MASK 0x3fc00000
#define A6XX_TEX_CONST_0_FMT__SHIFT 22
static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_tex_fmt val)
{
return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
}
#define A6XX_TEX_CONST_0_SWAP__MASK 0xc0000000
#define A6XX_TEX_CONST_0_SWAP__SHIFT 30
static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
{
return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
}
#define REG_A6XX_TEX_CONST_1 0x00000001
#define A6XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
#define A6XX_TEX_CONST_1_WIDTH__SHIFT 0
static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
}
#define A6XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
#define A6XX_TEX_CONST_1_HEIGHT__SHIFT 15
static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
}
#define REG_A6XX_TEX_CONST_2 0x00000002
#define A6XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
#define A6XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
static inline uint32_t A6XX_TEX_CONST_2_FETCHSIZE(enum a6xx_tex_fetchsize val)
{
return ((val) << A6XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A6XX_TEX_CONST_2_FETCHSIZE__MASK;
}
#define A6XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
#define A6XX_TEX_CONST_2_PITCH__SHIFT 7
static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
}
#define A6XX_TEX_CONST_2_TYPE__MASK 0x60000000
#define A6XX_TEX_CONST_2_TYPE__SHIFT 29
static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
{
return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
}
#define REG_A6XX_TEX_CONST_3 0x00000003
#define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
#define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
{
return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
}
#define A6XX_TEX_CONST_3_FLAG 0x10000000
#define REG_A6XX_TEX_CONST_4 0x00000004
#define A6XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
#define A6XX_TEX_CONST_4_BASE_LO__SHIFT 5
static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
{
return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
}
#define REG_A6XX_TEX_CONST_5 0x00000005
#define A6XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
#define A6XX_TEX_CONST_5_BASE_HI__SHIFT 0
static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
}
#define A6XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
#define A6XX_TEX_CONST_5_DEPTH__SHIFT 17
static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
}
#define REG_A6XX_TEX_CONST_6 0x00000006
#define REG_A6XX_TEX_CONST_7 0x00000007
#define A6XX_TEX_CONST_7_FLAG_LO__MASK 0xffffffe0
#define A6XX_TEX_CONST_7_FLAG_LO__SHIFT 5
static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
{
return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
}
#define REG_A6XX_TEX_CONST_8 0x00000008
#define A6XX_TEX_CONST_8_BASE_HI__MASK 0x0001ffff
#define A6XX_TEX_CONST_8_BASE_HI__SHIFT 0
static inline uint32_t A6XX_TEX_CONST_8_BASE_HI(uint32_t val)
{
return ((val) << A6XX_TEX_CONST_8_BASE_HI__SHIFT) & A6XX_TEX_CONST_8_BASE_HI__MASK;
}
#define REG_A6XX_TEX_CONST_9 0x00000009
#define REG_A6XX_TEX_CONST_10 0x0000000a
#define REG_A6XX_TEX_CONST_11 0x0000000b
#define REG_A6XX_TEX_CONST_12 0x0000000c
#define REG_A6XX_TEX_CONST_13 0x0000000d
#define REG_A6XX_TEX_CONST_14 0x0000000e
#define REG_A6XX_TEX_CONST_15 0x0000000f
#endif /* A6XX_XML */
|