File: r8a7744-cpg-mssr.h

package info (click to toggle)
linux 6.16.3-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 1,724,576 kB
  • sloc: ansic: 26,558,545; asm: 271,315; sh: 143,998; python: 72,469; makefile: 57,126; perl: 36,821; xml: 19,553; cpp: 5,820; yacc: 4,915; lex: 2,955; awk: 1,667; sed: 28; ruby: 25
file content (39 lines) | stat: -rw-r--r-- 1,055 bytes parent folder | download | duplicates (23)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright (C) 2018 Renesas Electronics Corp.
 */
#ifndef __DT_BINDINGS_CLOCK_R8A7744_CPG_MSSR_H__
#define __DT_BINDINGS_CLOCK_R8A7744_CPG_MSSR_H__

#include <dt-bindings/clock/renesas-cpg-mssr.h>

/* r8a7744 CPG Core Clocks */
#define R8A7744_CLK_Z		0
#define R8A7744_CLK_ZG		1
#define R8A7744_CLK_ZTR		2
#define R8A7744_CLK_ZTRD2	3
#define R8A7744_CLK_ZT		4
#define R8A7744_CLK_ZX		5
#define R8A7744_CLK_ZS		6
#define R8A7744_CLK_HP		7
#define R8A7744_CLK_B		9
#define R8A7744_CLK_LB		10
#define R8A7744_CLK_P		11
#define R8A7744_CLK_CL		12
#define R8A7744_CLK_M2		13
#define R8A7744_CLK_ZB3		15
#define R8A7744_CLK_ZB3D2	16
#define R8A7744_CLK_DDR		17
#define R8A7744_CLK_SDH		18
#define R8A7744_CLK_SD0		19
#define R8A7744_CLK_SD2		20
#define R8A7744_CLK_SD3		21
#define R8A7744_CLK_MMC0	22
#define R8A7744_CLK_MP		23
#define R8A7744_CLK_QSPI	26
#define R8A7744_CLK_CP		27
#define R8A7744_CLK_RCAN	28
#define R8A7744_CLK_R		29
#define R8A7744_CLK_OSC		30

#endif /* __DT_BINDINGS_CLOCK_R8A7744_CPG_MSSR_H__ */