1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
|
// SPDX-License-Identifier: GPL-2.0-only
/*
* HiSilicon uncore frequency scaling driver
*
* Copyright (c) 2025 HiSilicon Co., Ltd
*/
#include <linux/acpi.h>
#include <linux/bits.h>
#include <linux/cleanup.h>
#include <linux/devfreq.h>
#include <linux/device.h>
#include <linux/dev_printk.h>
#include <linux/errno.h>
#include <linux/iopoll.h>
#include <linux/kernel.h>
#include <linux/ktime.h>
#include <linux/mailbox_client.h>
#include <linux/module.h>
#include <linux/mod_devicetable.h>
#include <linux/mutex.h>
#include <linux/platform_device.h>
#include <linux/pm_opp.h>
#include <linux/property.h>
#include <linux/topology.h>
#include <linux/units.h>
#include <acpi/pcc.h>
#include "governor.h"
struct hisi_uncore_pcc_data {
u16 status;
u16 resv;
u32 data;
};
struct hisi_uncore_pcc_shmem {
struct acpi_pcct_shared_memory head;
struct hisi_uncore_pcc_data pcc_data;
};
enum hisi_uncore_pcc_cmd_type {
HUCF_PCC_CMD_GET_CAP = 0,
HUCF_PCC_CMD_GET_FREQ,
HUCF_PCC_CMD_SET_FREQ,
HUCF_PCC_CMD_GET_MODE,
HUCF_PCC_CMD_SET_MODE,
HUCF_PCC_CMD_GET_PLAT_FREQ_NUM,
HUCF_PCC_CMD_GET_PLAT_FREQ_BY_IDX,
HUCF_PCC_CMD_MAX = 256
};
static int hisi_platform_gov_usage;
static DEFINE_MUTEX(hisi_platform_gov_usage_lock);
enum hisi_uncore_freq_mode {
HUCF_MODE_PLATFORM = 0,
HUCF_MODE_OS,
HUCF_MODE_MAX
};
#define HUCF_CAP_PLATFORM_CTRL BIT(0)
/**
* struct hisi_uncore_freq - hisi uncore frequency scaling device data
* @dev: device of this frequency scaling driver
* @cl: mailbox client object
* @pchan: PCC mailbox channel
* @chan_id: PCC channel ID
* @last_cmd_cmpl_time: timestamp of the last completed PCC command
* @pcc_lock: PCC channel lock
* @devfreq: devfreq data of this hisi_uncore_freq device
* @related_cpus: CPUs whose performance is majorly affected by this
* uncore frequency domain
* @cap: capability flag
*/
struct hisi_uncore_freq {
struct device *dev;
struct mbox_client cl;
struct pcc_mbox_chan *pchan;
int chan_id;
ktime_t last_cmd_cmpl_time;
struct mutex pcc_lock;
struct devfreq *devfreq;
struct cpumask related_cpus;
u32 cap;
};
/* PCC channel timeout = PCC nominal latency * NUM */
#define HUCF_PCC_POLL_TIMEOUT_NUM 1000
#define HUCF_PCC_POLL_INTERVAL_US 5
/* Default polling interval in ms for devfreq governors*/
#define HUCF_DEFAULT_POLLING_MS 100
static void hisi_uncore_free_pcc_chan(struct hisi_uncore_freq *uncore)
{
guard(mutex)(&uncore->pcc_lock);
pcc_mbox_free_channel(uncore->pchan);
uncore->pchan = NULL;
}
static void devm_hisi_uncore_free_pcc_chan(void *data)
{
hisi_uncore_free_pcc_chan(data);
}
static int hisi_uncore_request_pcc_chan(struct hisi_uncore_freq *uncore)
{
struct device *dev = uncore->dev;
struct pcc_mbox_chan *pcc_chan;
uncore->cl = (struct mbox_client) {
.dev = dev,
.tx_block = false,
.knows_txdone = true,
};
pcc_chan = pcc_mbox_request_channel(&uncore->cl, uncore->chan_id);
if (IS_ERR(pcc_chan))
return dev_err_probe(dev, PTR_ERR(pcc_chan),
"Failed to request PCC channel %u\n", uncore->chan_id);
if (!pcc_chan->shmem_base_addr) {
pcc_mbox_free_channel(pcc_chan);
return dev_err_probe(dev, -EINVAL,
"Invalid PCC shared memory address\n");
}
if (pcc_chan->shmem_size < sizeof(struct hisi_uncore_pcc_shmem)) {
pcc_mbox_free_channel(pcc_chan);
return dev_err_probe(dev, -EINVAL,
"Invalid PCC shared memory size (%lluB)\n",
pcc_chan->shmem_size);
}
uncore->pchan = pcc_chan;
return devm_add_action_or_reset(uncore->dev,
devm_hisi_uncore_free_pcc_chan, uncore);
}
static acpi_status hisi_uncore_pcc_reg_scan(struct acpi_resource *res,
void *ctx)
{
struct acpi_resource_generic_register *reg;
struct hisi_uncore_freq *uncore;
if (!res || res->type != ACPI_RESOURCE_TYPE_GENERIC_REGISTER)
return AE_OK;
reg = &res->data.generic_reg;
if (reg->space_id != ACPI_ADR_SPACE_PLATFORM_COMM)
return AE_OK;
if (!ctx)
return AE_ERROR;
uncore = ctx;
/* PCC subspace ID stored in Access Size */
uncore->chan_id = reg->access_size;
return AE_CTRL_TERMINATE;
}
static int hisi_uncore_init_pcc_chan(struct hisi_uncore_freq *uncore)
{
acpi_handle handle = ACPI_HANDLE(uncore->dev);
acpi_status status;
int rc;
uncore->chan_id = -1;
status = acpi_walk_resources(handle, METHOD_NAME__CRS,
hisi_uncore_pcc_reg_scan, uncore);
if (ACPI_FAILURE(status) || uncore->chan_id < 0)
return dev_err_probe(uncore->dev, -ENODEV,
"Failed to get a PCC channel\n");
rc = devm_mutex_init(uncore->dev, &uncore->pcc_lock);
if (rc)
return rc;
return hisi_uncore_request_pcc_chan(uncore);
}
static int hisi_uncore_cmd_send(struct hisi_uncore_freq *uncore,
u8 cmd, u32 *data)
{
struct hisi_uncore_pcc_shmem __iomem *addr;
struct hisi_uncore_pcc_shmem shmem;
struct pcc_mbox_chan *pchan;
unsigned int mrtt;
s64 time_delta;
u16 status;
int rc;
guard(mutex)(&uncore->pcc_lock);
pchan = uncore->pchan;
if (!pchan)
return -ENODEV;
addr = (struct hisi_uncore_pcc_shmem __iomem *)pchan->shmem;
if (!addr)
return -EINVAL;
/* Handle the Minimum Request Turnaround Time (MRTT) */
mrtt = pchan->min_turnaround_time;
time_delta = ktime_us_delta(ktime_get(), uncore->last_cmd_cmpl_time);
if (mrtt > time_delta)
udelay(mrtt - time_delta);
/* Copy data */
shmem.head = (struct acpi_pcct_shared_memory) {
.signature = PCC_SIGNATURE | uncore->chan_id,
.command = cmd,
};
shmem.pcc_data.data = *data;
memcpy_toio(addr, &shmem, sizeof(shmem));
/* Ring doorbell */
rc = mbox_send_message(pchan->mchan, &cmd);
if (rc < 0) {
dev_err(uncore->dev, "Failed to send mbox message, %d\n", rc);
return rc;
}
/* Wait status */
rc = readw_poll_timeout(&addr->head.status, status,
status & (PCC_STATUS_CMD_COMPLETE |
PCC_STATUS_ERROR),
HUCF_PCC_POLL_INTERVAL_US,
pchan->latency * HUCF_PCC_POLL_TIMEOUT_NUM);
if (rc) {
dev_err(uncore->dev, "PCC channel response timeout, cmd=%u\n", cmd);
} else if (status & PCC_STATUS_ERROR) {
dev_err(uncore->dev, "PCC cmd error, cmd=%u\n", cmd);
rc = -EIO;
}
uncore->last_cmd_cmpl_time = ktime_get();
/* Copy data back */
memcpy_fromio(data, &addr->pcc_data.data, sizeof(*data));
/* Clear mailbox active req */
mbox_client_txdone(pchan->mchan, rc);
return rc;
}
static int hisi_uncore_target(struct device *dev, unsigned long *freq,
u32 flags)
{
struct hisi_uncore_freq *uncore = dev_get_drvdata(dev);
struct dev_pm_opp *opp;
u32 data;
if (WARN_ON(!uncore || !uncore->pchan))
return -ENODEV;
opp = devfreq_recommended_opp(dev, freq, flags);
if (IS_ERR(opp)) {
dev_err(dev, "Failed to get opp for freq %lu hz\n", *freq);
return PTR_ERR(opp);
}
data = (u32)(dev_pm_opp_get_freq(opp) / HZ_PER_MHZ);
dev_pm_opp_put(opp);
return hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_SET_FREQ, &data);
}
static int hisi_uncore_get_dev_status(struct device *dev,
struct devfreq_dev_status *stat)
{
/* Not used */
return 0;
}
static int hisi_uncore_get_cur_freq(struct device *dev, unsigned long *freq)
{
struct hisi_uncore_freq *uncore = dev_get_drvdata(dev);
u32 data = 0;
int rc;
if (WARN_ON(!uncore || !uncore->pchan))
return -ENODEV;
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_GET_FREQ, &data);
/*
* Upon a failure, 'data' remains 0 and 'freq' is set to 0 rather than a
* random value. devfreq shouldn't use 'freq' in that case though.
*/
*freq = data * HZ_PER_MHZ;
return rc;
}
static void devm_hisi_uncore_remove_opp(void *data)
{
struct hisi_uncore_freq *uncore = data;
dev_pm_opp_remove_all_dynamic(uncore->dev);
}
static int hisi_uncore_init_opp(struct hisi_uncore_freq *uncore)
{
struct device *dev = uncore->dev;
unsigned long freq_mhz;
u32 num, index;
u32 data = 0;
int rc;
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_GET_PLAT_FREQ_NUM,
&data);
if (rc)
return dev_err_probe(dev, rc, "Failed to get plat freq num\n");
num = data;
for (index = 0; index < num; index++) {
data = index;
rc = hisi_uncore_cmd_send(uncore,
HUCF_PCC_CMD_GET_PLAT_FREQ_BY_IDX,
&data);
if (rc) {
dev_pm_opp_remove_all_dynamic(dev);
return dev_err_probe(dev, rc,
"Failed to get plat freq at index %u\n", index);
}
freq_mhz = data;
/* Don't care OPP voltage, take 1V as default */
rc = dev_pm_opp_add(dev, freq_mhz * HZ_PER_MHZ, 1000000);
if (rc) {
dev_pm_opp_remove_all_dynamic(dev);
return dev_err_probe(dev, rc,
"Add OPP %lu failed\n", freq_mhz);
}
}
return devm_add_action_or_reset(dev, devm_hisi_uncore_remove_opp,
uncore);
}
static int hisi_platform_gov_func(struct devfreq *df, unsigned long *freq)
{
/*
* Platform-controlled mode doesn't care the frequency issued from
* devfreq, so just pick the max freq.
*/
*freq = DEVFREQ_MAX_FREQ;
return 0;
}
static int hisi_platform_gov_handler(struct devfreq *df, unsigned int event,
void *val)
{
struct hisi_uncore_freq *uncore = dev_get_drvdata(df->dev.parent);
int rc = 0;
u32 data;
if (WARN_ON(!uncore || !uncore->pchan))
return -ENODEV;
switch (event) {
case DEVFREQ_GOV_START:
data = HUCF_MODE_PLATFORM;
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_SET_MODE, &data);
if (rc)
dev_err(uncore->dev, "Failed to set platform mode (%d)\n", rc);
break;
case DEVFREQ_GOV_STOP:
data = HUCF_MODE_OS;
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_SET_MODE, &data);
if (rc)
dev_err(uncore->dev, "Failed to set os mode (%d)\n", rc);
break;
default:
break;
}
return rc;
}
/*
* In the platform-controlled mode, the platform decides the uncore frequency
* and ignores the frequency issued from the driver.
* Thus, create a pseudo 'hisi_platform' governor that stops devfreq monitor
* from working so as to save meaningless overhead.
*/
static struct devfreq_governor hisi_platform_governor = {
.name = "hisi_platform",
/*
* Set interrupt_driven to skip the devfreq monitor mechanism, though
* this governor is not interrupt-driven.
*/
.flags = DEVFREQ_GOV_FLAG_IRQ_DRIVEN,
.get_target_freq = hisi_platform_gov_func,
.event_handler = hisi_platform_gov_handler,
};
static void hisi_uncore_remove_platform_gov(struct hisi_uncore_freq *uncore)
{
u32 data = HUCF_MODE_PLATFORM;
int rc;
if (!(uncore->cap & HUCF_CAP_PLATFORM_CTRL))
return;
guard(mutex)(&hisi_platform_gov_usage_lock);
if (--hisi_platform_gov_usage == 0) {
rc = devfreq_remove_governor(&hisi_platform_governor);
if (rc)
dev_err(uncore->dev, "Failed to remove hisi_platform gov (%d)\n", rc);
}
/*
* Set to the platform-controlled mode on exit if supported, so as to
* have a certain behaviour when the driver is detached.
*/
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_SET_MODE, &data);
if (rc)
dev_err(uncore->dev, "Failed to set platform mode on exit (%d)\n", rc);
}
static void devm_hisi_uncore_remove_platform_gov(void *data)
{
hisi_uncore_remove_platform_gov(data);
}
static int hisi_uncore_add_platform_gov(struct hisi_uncore_freq *uncore)
{
if (!(uncore->cap & HUCF_CAP_PLATFORM_CTRL))
return 0;
guard(mutex)(&hisi_platform_gov_usage_lock);
if (hisi_platform_gov_usage == 0) {
int rc = devfreq_add_governor(&hisi_platform_governor);
if (rc)
return rc;
}
hisi_platform_gov_usage++;
return devm_add_action_or_reset(uncore->dev,
devm_hisi_uncore_remove_platform_gov,
uncore);
}
/*
* Returns:
* 0 if success, uncore->related_cpus is set.
* -EINVAL if property not found, or property found but without elements in it,
* or invalid arguments received in any of the subroutine.
* Other error codes if it goes wrong.
*/
static int hisi_uncore_mark_related_cpus(struct hisi_uncore_freq *uncore,
char *property, int (*get_topo_id)(int cpu),
const struct cpumask *(*get_cpumask)(int cpu))
{
unsigned int i, cpu;
size_t len;
int rc;
rc = device_property_count_u32(uncore->dev, property);
if (rc < 0)
return rc;
if (rc == 0)
return -EINVAL;
len = rc;
u32 *num __free(kfree) = kcalloc(len, sizeof(*num), GFP_KERNEL);
if (!num)
return -ENOMEM;
rc = device_property_read_u32_array(uncore->dev, property, num, len);
if (rc)
return rc;
for (i = 0; i < len; i++) {
for_each_possible_cpu(cpu) {
if (get_topo_id(cpu) != num[i])
continue;
cpumask_or(&uncore->related_cpus,
&uncore->related_cpus, get_cpumask(cpu));
break;
}
}
return 0;
}
static int get_package_id(int cpu)
{
return topology_physical_package_id(cpu);
}
static const struct cpumask *get_package_cpumask(int cpu)
{
return topology_core_cpumask(cpu);
}
static int get_cluster_id(int cpu)
{
return topology_cluster_id(cpu);
}
static const struct cpumask *get_cluster_cpumask(int cpu)
{
return topology_cluster_cpumask(cpu);
}
static int hisi_uncore_mark_related_cpus_wrap(struct hisi_uncore_freq *uncore)
{
int rc;
cpumask_clear(&uncore->related_cpus);
rc = hisi_uncore_mark_related_cpus(uncore, "related-package",
get_package_id,
get_package_cpumask);
/* Success, or firmware probably broken */
if (!rc || rc != -EINVAL)
return rc;
/* Try another property name if rc == -EINVAL */
return hisi_uncore_mark_related_cpus(uncore, "related-cluster",
get_cluster_id,
get_cluster_cpumask);
}
static ssize_t related_cpus_show(struct device *dev,
struct device_attribute *attr, char *buf)
{
struct hisi_uncore_freq *uncore = dev_get_drvdata(dev->parent);
return cpumap_print_to_pagebuf(true, buf, &uncore->related_cpus);
}
static DEVICE_ATTR_RO(related_cpus);
static struct attribute *hisi_uncore_freq_attrs[] = {
&dev_attr_related_cpus.attr,
NULL
};
ATTRIBUTE_GROUPS(hisi_uncore_freq);
static int hisi_uncore_devfreq_register(struct hisi_uncore_freq *uncore)
{
struct devfreq_dev_profile *profile;
struct device *dev = uncore->dev;
unsigned long freq;
u32 data;
int rc;
rc = hisi_uncore_get_cur_freq(dev, &freq);
if (rc)
return dev_err_probe(dev, rc, "Failed to get plat init freq\n");
profile = devm_kzalloc(dev, sizeof(*profile), GFP_KERNEL);
if (!profile)
return -ENOMEM;
*profile = (struct devfreq_dev_profile) {
.initial_freq = freq,
.polling_ms = HUCF_DEFAULT_POLLING_MS,
.timer = DEVFREQ_TIMER_DELAYED,
.target = hisi_uncore_target,
.get_dev_status = hisi_uncore_get_dev_status,
.get_cur_freq = hisi_uncore_get_cur_freq,
.dev_groups = hisi_uncore_freq_groups,
};
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_GET_MODE, &data);
if (rc)
return dev_err_probe(dev, rc, "Failed to get operate mode\n");
if (data == HUCF_MODE_PLATFORM)
uncore->devfreq = devm_devfreq_add_device(dev, profile,
hisi_platform_governor.name, NULL);
else
uncore->devfreq = devm_devfreq_add_device(dev, profile,
DEVFREQ_GOV_PERFORMANCE, NULL);
if (IS_ERR(uncore->devfreq))
return dev_err_probe(dev, PTR_ERR(uncore->devfreq),
"Failed to add devfreq device\n");
return 0;
}
static int hisi_uncore_freq_probe(struct platform_device *pdev)
{
struct hisi_uncore_freq *uncore;
struct device *dev = &pdev->dev;
u32 cap;
int rc;
uncore = devm_kzalloc(dev, sizeof(*uncore), GFP_KERNEL);
if (!uncore)
return -ENOMEM;
uncore->dev = dev;
platform_set_drvdata(pdev, uncore);
rc = hisi_uncore_init_pcc_chan(uncore);
if (rc)
return dev_err_probe(dev, rc, "Failed to init PCC channel\n");
rc = hisi_uncore_init_opp(uncore);
if (rc)
return dev_err_probe(dev, rc, "Failed to init OPP\n");
rc = hisi_uncore_cmd_send(uncore, HUCF_PCC_CMD_GET_CAP, &cap);
if (rc)
return dev_err_probe(dev, rc, "Failed to get capability\n");
uncore->cap = cap;
rc = hisi_uncore_add_platform_gov(uncore);
if (rc)
return dev_err_probe(dev, rc, "Failed to add hisi_platform governor\n");
rc = hisi_uncore_mark_related_cpus_wrap(uncore);
if (rc)
return dev_err_probe(dev, rc, "Failed to mark related cpus\n");
rc = hisi_uncore_devfreq_register(uncore);
if (rc)
return dev_err_probe(dev, rc, "Failed to register devfreq\n");
return 0;
}
static const struct acpi_device_id hisi_uncore_freq_acpi_match[] = {
{ "HISI04F1", },
{ }
};
MODULE_DEVICE_TABLE(acpi, hisi_uncore_freq_acpi_match);
static struct platform_driver hisi_uncore_freq_drv = {
.probe = hisi_uncore_freq_probe,
.driver = {
.name = "hisi_uncore_freq",
.acpi_match_table = hisi_uncore_freq_acpi_match,
},
};
module_platform_driver(hisi_uncore_freq_drv);
MODULE_DESCRIPTION("HiSilicon uncore frequency scaling driver");
MODULE_AUTHOR("Jie Zhan <zhanjie9@hisilicon.com>");
MODULE_LICENSE("GPL");
|