File: addimm-mulimm.ll

package info (click to toggle)
llvm-toolchain-11 1%3A11.0.1-2
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 995,808 kB
  • sloc: cpp: 4,767,656; ansic: 760,916; asm: 477,436; python: 170,940; objc: 69,804; lisp: 29,914; sh: 23,855; f90: 18,173; pascal: 7,551; perl: 7,471; ml: 5,603; awk: 3,489; makefile: 2,573; xml: 915; cs: 573; fortran: 503; javascript: 452
file content (95 lines) | stat: -rw-r--r-- 2,745 bytes parent folder | download | duplicates (5)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
;; Test that (mul (add x, c1), c2) can be transformed to
;; (add (mul x, c2), c1*c2) if profitable.

; RUN: llc -mtriple=riscv32 -mattr=+m -verify-machineinstrs < %s \
; RUN:   | FileCheck -check-prefix=RV32IM %s
; RUN: llc -mtriple=riscv64 -mattr=+m -verify-machineinstrs < %s \
; RUN:   | FileCheck -check-prefix=RV64IM %s

define signext i32 @add_mul_trans_accept_1(i32 %x) {
; RV32IM-LABEL: add_mul_trans_accept_1
; RV32IM:       # %bb.0:
; RV32IM-NEXT:    addi a1, zero, 11
; RV32IM-NEXT:    mul a0, a0, a1
; RV32IM-NEXT:    addi a0, a0, 407
; RV32IM-NEXT:    ret
;
; RV64IM-LABEL: add_mul_trans_accept_1
; RV64IM:       # %bb.0:
; RV64IM-NEXT:    addi a1, zero, 11
; RV64IM-NEXT:    mul a0, a0, a1
; RV64IM-NEXT:    addiw a0, a0, 407
; RV64IM-NEXT:    ret
  %tmp0 = add i32 %x, 37
  %tmp1 = mul i32 %tmp0, 11
  ret i32 %tmp1
}

define signext i32 @add_mul_trans_accept_2(i32 %x) {
; RV32IM-LABEL: add_mul_trans_accept_2
; RV32IM:       # %bb.0:
; RV32IM-NEXT:    addi a1, zero, 13
; RV32IM-NEXT:    mul a0, a0, a1
; RV32IM-NEXT:    lui a1, 28
; RV32IM-NEXT:    addi a1, a1, 1701
; RV32IM-NEXT:    add a0, a0, a1
; RV32IM-NEXT:    ret
;
; RV64IM-LABEL: add_mul_trans_accept_2
; RV64IM:       # %bb.0:
; RV64IM-NEXT:    addi a1, zero, 13
; RV64IM-NEXT:    mul a0, a0, a1
; RV64IM-NEXT:    lui a1, 28
; RV64IM-NEXT:    addiw a1, a1, 1701
; RV64IM-NEXT:    addw a0, a0, a1
; RV64IM-NEXT:    ret
  %tmp0 = add i32 %x, 8953
  %tmp1 = mul i32 %tmp0, 13
  ret i32 %tmp1
}

define signext i32 @add_mul_trans_reject_1(i32 %x) {
; RV32IM-LABEL: add_mul_trans_reject_1
; RV32IM:       # %bb.0:
; RV32IM-NEXT:    addi a1, zero, 19
; RV32IM-NEXT:    mul a0, a0, a1
; RV32IM-NEXT:    lui a1, 9
; RV32IM-NEXT:    addi a1, a1, 585
; RV32IM-NEXT:    add a0, a0, a1
; RV32IM-NEXT:    ret
;
; RV64IM-LABEL: add_mul_trans_reject_1
; RV64IM:       # %bb.0:
; RV64IM-NEXT:    addi a1, zero, 19
; RV64IM-NEXT:    mul a0, a0, a1
; RV64IM-NEXT:    lui a1, 9
; RV64IM-NEXT:    addiw a1, a1, 585
; RV64IM-NEXT:    addw a0, a0, a1
; RV64IM-NEXT:    ret
  %tmp0 = add i32 %x, 1971
  %tmp1 = mul i32 %tmp0, 19
  ret i32 %tmp1
}

define signext i32 @add_mul_trans_reject_2(i32 %x) {
; RV32IM:       # %bb.0:
; RV32IM-NEXT:    lui a1, 792
; RV32IM-NEXT:    addi a1, a1, -1709
; RV32IM-NEXT:    mul a0, a0, a1
; RV32IM-NEXT:    lui a1, 1014660
; RV32IM-NEXT:    addi a1, a1, -1891
; RV32IM-NEXT:    add a0, a0, a1
; RV32IM-NEXT:    ret
;
; RV64IM:       # %bb.0:
; RV64IM-NEXT:    lui a1, 792
; RV64IM-NEXT:    addiw a1, a1, -1709
; RV64IM-NEXT:    mul a0, a0, a1
; RV64IM-NEXT:    lui a1, 1014660
; RV64IM-NEXT:    addiw a1, a1, -1891
; RV64IM-NEXT:    addw a0, a0, a1
; RV64IM-NEXT:    ret
  %tmp0 = add i32 %x, 1841231
  %tmp1 = mul i32 %tmp0, 3242323
  ret i32 %tmp1
}