File: pr35316.ll

package info (click to toggle)
llvm-toolchain-11 1%3A11.0.1-2
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 995,808 kB
  • sloc: cpp: 4,767,656; ansic: 760,916; asm: 477,436; python: 170,940; objc: 69,804; lisp: 29,914; sh: 23,855; f90: 18,173; pascal: 7,551; perl: 7,471; ml: 5,603; awk: 3,489; makefile: 2,573; xml: 915; cs: 573; fortran: 503; javascript: 452
file content (76 lines) | stat: -rw-r--r-- 3,112 bytes parent folder | download | duplicates (7)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=x86_64-linux | FileCheck %s --check-prefix=CHECK

; This tests for a cyclic dependencies in the generated DAG. 

@c = external local_unnamed_addr global i32, align 4
@a = external local_unnamed_addr global i32, align 4
@b = external local_unnamed_addr global i32, align 4

define void @foo() {
; CHECK-LABEL: foo:
; CHECK:       # %bb.0: # %entry
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    movl $0, {{.*}}(%rip)
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %r8d
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %edi
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %esi
; CHECK-NEXT:    movl -{{[0-9]+}}(%rsp), %eax
; CHECK-NEXT:    cltd
; CHECK-NEXT:    idivl {{.*}}(%rip)
; CHECK-NEXT:    movl %eax, %ecx
; CHECK-NEXT:    movl {{.*}}(%rip), %eax
; CHECK-NEXT:    cltd
; CHECK-NEXT:    idivl %esi
; CHECK-NEXT:    andl %edi, %eax
; CHECK-NEXT:    addl %ecx, %eax
; CHECK-NEXT:    andl %r8d, %eax
; CHECK-NEXT:    movl %eax, (%rax)
; CHECK-NEXT:    retq
entry:
  %e = alloca i32, align 4
  %e.0.e.0.24 = load volatile i32, i32* %e, align 4
  %e.0.e.0.25 = load volatile i32, i32* %e, align 4
  %e.0.e.0.26 = load volatile i32, i32* %e, align 4
  %e.0.e.0.27 = load volatile i32, i32* %e, align 4
  %e.0.e.0.28 = load volatile i32, i32* %e, align 4
  %e.0.e.0.29 = load volatile i32, i32* %e, align 4
  %e.0.e.0.30 = load volatile i32, i32* %e, align 4
  %e.0.e.0.31 = load volatile i32, i32* %e, align 4
  %e.0.e.0.32 = load volatile i32, i32* %e, align 4
  %e.0.e.0.33 = load volatile i32, i32* %e, align 4
  %e.0.e.0.34 = load volatile i32, i32* %e, align 4
  %e.0.e.0.35 = load volatile i32, i32* %e, align 4
  %e.0.e.0.36 = load volatile i32, i32* %e, align 4
  %e.0.e.0.37 = load volatile i32, i32* %e, align 4
  %e.0.e.0.39 = load volatile i32, i32* %e, align 4
  %tmp = load i32, i32* @a, align 4
  store i32 0, i32* @b, align 4
  %e.0.e.0.41 = load volatile i32, i32* %e, align 4
  %add17 = add nsw i32 %e.0.e.0.41, 0
  %e.0.e.0.42 = load volatile i32, i32* %e, align 4
  %tmp1 = load i32, i32* @c, align 4
  %e.0.e.0.43 = load volatile i32, i32* %e, align 4
  %div = sdiv i32 %tmp1, %e.0.e.0.43
  %and18 = and i32 %div, %e.0.e.0.42
  %e.0.e.0.44 = load volatile i32, i32* %e, align 4
  %div19 = sdiv i32 %e.0.e.0.44, %tmp
  %add20 = add nsw i32 %div19, %and18
  %and21 = and i32 %add20, %add17
  store volatile i32 %and21, i32* undef, align 4
  ret void
}