File: thumbv7em.s

package info (click to toggle)
llvm-toolchain-11 1%3A11.0.1-2
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 995,808 kB
  • sloc: cpp: 4,767,656; ansic: 760,916; asm: 477,436; python: 170,940; objc: 69,804; lisp: 29,914; sh: 23,855; f90: 18,173; pascal: 7,551; perl: 7,471; ml: 5,603; awk: 3,489; makefile: 2,573; xml: 915; cs: 573; fortran: 503; javascript: 452
file content (53 lines) | stat: -rw-r--r-- 2,323 bytes parent folder | download | duplicates (35)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
@ RUN: llvm-mc -triple=thumbv7em -show-encoding < %s | FileCheck %s
@ RUN: not llvm-mc -triple=thumbv7m -show-encoding 2>&1 < %s | FileCheck --check-prefix=CHECK-V7M %s

  .syntax unified

@ Check that the assembler can handle the documented syntax from the ARM ARM.
@ These tests test instruction encodings specific to ARMv7E-M.

@------------------------------------------------------------------------------
@ MSR
@------------------------------------------------------------------------------

        msr  apsr_g, r0
        msr  apsr_nzcvqg, r0
        msr  iapsr_g, r0
        msr  iapsr_nzcvqg, r0
        msr  eapsr_g, r0
        msr  eapsr_nzcvqg, r0
        msr  xpsr_g, r0
        msr  xpsr_nzcvqg, r0

@ CHECK: msr	apsr_g, r0              @ encoding: [0x80,0xf3,0x00,0x84]
@ CHECK: msr	apsr_nzcvqg, r0         @ encoding: [0x80,0xf3,0x00,0x8c]
@ CHECK: msr	iapsr_g, r0             @ encoding: [0x80,0xf3,0x01,0x84]
@ CHECK: msr	iapsr_nzcvqg, r0        @ encoding: [0x80,0xf3,0x01,0x8c]
@ CHECK: msr	eapsr_g, r0             @ encoding: [0x80,0xf3,0x02,0x84]
@ CHECK: msr	eapsr_nzcvqg, r0        @ encoding: [0x80,0xf3,0x02,0x8c]
@ CHECK: msr	xpsr_g, r0              @ encoding: [0x80,0xf3,0x03,0x84]
@ CHECK: msr	xpsr_nzcvqg, r0         @ encoding: [0x80,0xf3,0x03,0x8c]
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  apsr_g, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  apsr_nzcvqg, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  iapsr_g, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  iapsr_nzcvqg, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  eapsr_g, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  eapsr_nzcvqg, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  xpsr_g, r0
@ CHECK-V7M-NEXT:              ^
@ CHECK-V7M: error: invalid operand for instruction
@ CHECK-V7M-NEXT:         msr  xpsr_nzcvqg, r0
@ CHECK-V7M-NEXT:              ^