1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
|
//===---------------------- MicroOpQueueStage.cpp ---------------*- C++ -*-===//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
/// \file
///
/// This file defines the MicroOpQueueStage.
///
//===----------------------------------------------------------------------===//
#include "llvm/MCA/Stages/MicroOpQueueStage.h"
namespace llvm {
namespace mca {
#define DEBUG_TYPE "llvm-mca"
Error MicroOpQueueStage::moveInstructions() {
InstRef IR = Buffer[CurrentInstructionSlotIdx];
while (IR && checkNextStage(IR)) {
if (llvm::Error Val = moveToTheNextStage(IR))
return Val;
Buffer[CurrentInstructionSlotIdx].invalidate();
unsigned NormalizedOpcodes = getNormalizedOpcodes(IR);
CurrentInstructionSlotIdx += NormalizedOpcodes;
CurrentInstructionSlotIdx %= Buffer.size();
AvailableEntries += NormalizedOpcodes;
IR = Buffer[CurrentInstructionSlotIdx];
}
return llvm::ErrorSuccess();
}
MicroOpQueueStage::MicroOpQueueStage(unsigned Size, unsigned IPC,
bool ZeroLatencyStage)
: NextAvailableSlotIdx(0), CurrentInstructionSlotIdx(0), MaxIPC(IPC),
CurrentIPC(0), IsZeroLatencyStage(ZeroLatencyStage) {
Buffer.resize(Size ? Size : 1);
AvailableEntries = Buffer.size();
}
Error MicroOpQueueStage::execute(InstRef &IR) {
Buffer[NextAvailableSlotIdx] = IR;
unsigned NormalizedOpcodes = getNormalizedOpcodes(IR);
NextAvailableSlotIdx += NormalizedOpcodes;
NextAvailableSlotIdx %= Buffer.size();
AvailableEntries -= NormalizedOpcodes;
++CurrentIPC;
return llvm::ErrorSuccess();
}
Error MicroOpQueueStage::cycleStart() {
CurrentIPC = 0;
if (!IsZeroLatencyStage)
return moveInstructions();
return llvm::ErrorSuccess();
}
Error MicroOpQueueStage::cycleEnd() {
if (IsZeroLatencyStage)
return moveInstructions();
return llvm::ErrorSuccess();
}
} // namespace mca
} // namespace llvm
|