File: misched-readadvances.mir

package info (click to toggle)
llvm-toolchain-13 1%3A13.0.1-11
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,418,840 kB
  • sloc: cpp: 5,290,826; ansic: 996,570; asm: 544,593; python: 188,212; objc: 72,027; lisp: 30,291; f90: 25,395; sh: 24,898; javascript: 9,780; pascal: 9,398; perl: 7,484; ml: 5,432; awk: 3,523; makefile: 2,913; xml: 953; cs: 573; fortran: 539
file content (31 lines) | stat: -rw-r--r-- 1,133 bytes parent folder | download | duplicates (23)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
# Check that the extra operand for the full register added by RegAlloc does
# not have a latency that interferes with the latency adjustment
# (ReadAdvance) for the MSY register operand.

# RUN: llc %s -mtriple=s390x-linux-gnu -mcpu=z13 -start-before=machine-scheduler \
# RUN:  -debug-only=machine-scheduler -o - 2>&1 | FileCheck %s
# REQUIRES: asserts

# CHECK: ScheduleDAGMI::schedule starting
# CHECK: SU(4): renamable $r2l = MSR renamable $r2l(tied-def 0), renamable $r2l
# CHECK:   Latency : 6
# CHECK: SU(5): renamable $r2l = MSY renamable $r2l(tied-def 0), renamable $r1d, -4, $noreg, implicit $r2d
# CHECK:   Predecessors:
# CHECK:     SU(4): Data Latency=2 Reg=$r2l
# CHECK:     SU(4): Data Latency=0 Reg=$r2d

---
name:            Perl_do_sv_dump
alignment:       16
tracksRegLiveness: true
body:             |
    bb.0 :
    %1:addr64bit = IMPLICIT_DEF
    %2:addr64bit = IMPLICIT_DEF
    %3:vr64bit = IMPLICIT_DEF

    bb.1 :
    %2:addr64bit = ALGFI %2, 4294967291, implicit-def dead $cc
    %2.subreg_l32:addr64bit = MSR %2.subreg_l32, %2.subreg_l32
    %2.subreg_l32:addr64bit = MSY %2.subreg_l32, %1, -4, $noreg
...