1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple aarch64-apple-darwin | FileCheck --check-prefixes=CHECK,NOFP16 %s
; RUN: llc < %s -mtriple aarch64-apple-darwin -mattr=+v8.2a,+fullfp16 | FileCheck --check-prefixes=CHECK,FP16 %s
target datalayout = "e-m:o-i64:64-i128:128-n32:64-S128"
;============ v1f32
; WidenVecRes same
define <1 x float> @test_copysign_v1f32_v1f32(<1 x float> %a, <1 x float> %b) #0 {
; CHECK-LABEL: test_copysign_v1f32_v1f32:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2s v2, #128, lsl #24
; CHECK-NEXT: bit.8b v0, v1, v2
; CHECK-NEXT: ret
%r = call <1 x float> @llvm.copysign.v1f32(<1 x float> %a, <1 x float> %b)
ret <1 x float> %r
}
; WidenVecRes mismatched
define <1 x float> @test_copysign_v1f32_v1f64(<1 x float> %a, <1 x double> %b) #0 {
; CHECK-LABEL: test_copysign_v1f32_v1f64:
; CHECK: ; %bb.0:
; CHECK-NEXT: ; kill: def $d1 killed $d1 def $q1
; CHECK-NEXT: movi.2s v2, #128, lsl #24
; CHECK-NEXT: fcvtn v1.2s, v1.2d
; CHECK-NEXT: bit.8b v0, v1, v2
; CHECK-NEXT: ret
%tmp0 = fptrunc <1 x double> %b to <1 x float>
%r = call <1 x float> @llvm.copysign.v1f32(<1 x float> %a, <1 x float> %tmp0)
ret <1 x float> %r
}
declare <1 x float> @llvm.copysign.v1f32(<1 x float> %a, <1 x float> %b) #0
;============ v1f64
; WidenVecOp #1
define <1 x double> @test_copysign_v1f64_v1f32(<1 x double> %a, <1 x float> %b) #0 {
; CHECK-LABEL: test_copysign_v1f64_v1f32:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2d v2, #0000000000000000
; CHECK-NEXT: ; kill: def $d0 killed $d0 def $q0
; CHECK-NEXT: fcvtl v1.2d, v1.2s
; CHECK-NEXT: fneg.2d v2, v2
; CHECK-NEXT: bit.16b v0, v1, v2
; CHECK-NEXT: ; kill: def $d0 killed $d0 killed $q0
; CHECK-NEXT: ret
%tmp0 = fpext <1 x float> %b to <1 x double>
%r = call <1 x double> @llvm.copysign.v1f64(<1 x double> %a, <1 x double> %tmp0)
ret <1 x double> %r
}
define <1 x double> @test_copysign_v1f64_v1f64(<1 x double> %a, <1 x double> %b) #0 {
; CHECK-LABEL: test_copysign_v1f64_v1f64:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2d v2, #0000000000000000
; CHECK-NEXT: ; kill: def $d0 killed $d0 def $q0
; CHECK-NEXT: ; kill: def $d1 killed $d1 def $q1
; CHECK-NEXT: fneg.2d v2, v2
; CHECK-NEXT: bit.16b v0, v1, v2
; CHECK-NEXT: ; kill: def $d0 killed $d0 killed $q0
; CHECK-NEXT: ret
%r = call <1 x double> @llvm.copysign.v1f64(<1 x double> %a, <1 x double> %b)
ret <1 x double> %r
}
declare <1 x double> @llvm.copysign.v1f64(<1 x double> %a, <1 x double> %b) #0
;============ v2f32
define <2 x float> @test_copysign_v2f32_v2f32(<2 x float> %a, <2 x float> %b) #0 {
; CHECK-LABEL: test_copysign_v2f32_v2f32:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2s v2, #128, lsl #24
; CHECK-NEXT: bit.8b v0, v1, v2
; CHECK-NEXT: ret
%r = call <2 x float> @llvm.copysign.v2f32(<2 x float> %a, <2 x float> %b)
ret <2 x float> %r
}
define <2 x float> @test_copysign_v2f32_v2f64(<2 x float> %a, <2 x double> %b) #0 {
; CHECK-LABEL: test_copysign_v2f32_v2f64:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2s v2, #128, lsl #24
; CHECK-NEXT: fcvtn v1.2s, v1.2d
; CHECK-NEXT: bit.8b v0, v1, v2
; CHECK-NEXT: ret
%tmp0 = fptrunc <2 x double> %b to <2 x float>
%r = call <2 x float> @llvm.copysign.v2f32(<2 x float> %a, <2 x float> %tmp0)
ret <2 x float> %r
}
declare <2 x float> @llvm.copysign.v2f32(<2 x float> %a, <2 x float> %b) #0
;============ v4f32
define <4 x float> @test_copysign_v4f32_v4f32(<4 x float> %a, <4 x float> %b) #0 {
; CHECK-LABEL: test_copysign_v4f32_v4f32:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.4s v2, #128, lsl #24
; CHECK-NEXT: bit.16b v0, v1, v2
; CHECK-NEXT: ret
%r = call <4 x float> @llvm.copysign.v4f32(<4 x float> %a, <4 x float> %b)
ret <4 x float> %r
}
; SplitVecOp #1
define <4 x float> @test_copysign_v4f32_v4f64(<4 x float> %a, <4 x double> %b) #0 {
; CHECK-LABEL: test_copysign_v4f32_v4f64:
; CHECK: ; %bb.0:
; CHECK-NEXT: fcvtn v1.2s, v1.2d
; CHECK-NEXT: movi.4s v3, #128, lsl #24
; CHECK-NEXT: fcvtn2 v1.4s, v2.2d
; CHECK-NEXT: bit.16b v0, v1, v3
; CHECK-NEXT: ret
%tmp0 = fptrunc <4 x double> %b to <4 x float>
%r = call <4 x float> @llvm.copysign.v4f32(<4 x float> %a, <4 x float> %tmp0)
ret <4 x float> %r
}
declare <4 x float> @llvm.copysign.v4f32(<4 x float> %a, <4 x float> %b) #0
;============ v2f64
define <2 x double> @test_copysign_v2f64_v232(<2 x double> %a, <2 x float> %b) #0 {
; CHECK-LABEL: test_copysign_v2f64_v232:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2d v2, #0000000000000000
; CHECK-NEXT: fcvtl v1.2d, v1.2s
; CHECK-NEXT: fneg.2d v2, v2
; CHECK-NEXT: bit.16b v0, v1, v2
; CHECK-NEXT: ret
%tmp0 = fpext <2 x float> %b to <2 x double>
%r = call <2 x double> @llvm.copysign.v2f64(<2 x double> %a, <2 x double> %tmp0)
ret <2 x double> %r
}
define <2 x double> @test_copysign_v2f64_v2f64(<2 x double> %a, <2 x double> %b) #0 {
; CHECK-LABEL: test_copysign_v2f64_v2f64:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2d v2, #0000000000000000
; CHECK-NEXT: fneg.2d v2, v2
; CHECK-NEXT: bit.16b v0, v1, v2
; CHECK-NEXT: ret
%r = call <2 x double> @llvm.copysign.v2f64(<2 x double> %a, <2 x double> %b)
ret <2 x double> %r
}
declare <2 x double> @llvm.copysign.v2f64(<2 x double> %a, <2 x double> %b) #0
;============ v4f64
; SplitVecRes mismatched
define <4 x double> @test_copysign_v4f64_v4f32(<4 x double> %a, <4 x float> %b) #0 {
; CHECK-LABEL: test_copysign_v4f64_v4f32:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2d v3, #0000000000000000
; CHECK-NEXT: fcvtl2 v4.2d, v2.4s
; CHECK-NEXT: fcvtl v2.2d, v2.2s
; CHECK-NEXT: fneg.2d v3, v3
; CHECK-NEXT: bit.16b v1, v4, v3
; CHECK-NEXT: bit.16b v0, v2, v3
; CHECK-NEXT: ret
%tmp0 = fpext <4 x float> %b to <4 x double>
%r = call <4 x double> @llvm.copysign.v4f64(<4 x double> %a, <4 x double> %tmp0)
ret <4 x double> %r
}
; SplitVecRes same
define <4 x double> @test_copysign_v4f64_v4f64(<4 x double> %a, <4 x double> %b) #0 {
; CHECK-LABEL: test_copysign_v4f64_v4f64:
; CHECK: ; %bb.0:
; CHECK-NEXT: movi.2d v4, #0000000000000000
; CHECK-NEXT: fneg.2d v4, v4
; CHECK-NEXT: bit.16b v0, v2, v4
; CHECK-NEXT: bit.16b v1, v3, v4
; CHECK-NEXT: ret
%r = call <4 x double> @llvm.copysign.v4f64(<4 x double> %a, <4 x double> %b)
ret <4 x double> %r
}
declare <4 x double> @llvm.copysign.v4f64(<4 x double> %a, <4 x double> %b) #0
;============ v4f16
define <4 x half> @test_copysign_v4f16_v4f16(<4 x half> %a, <4 x half> %b) #0 {
; NOFP16-LABEL: test_copysign_v4f16_v4f16:
; NOFP16: ; %bb.0:
; NOFP16-NEXT: ; kill: def $d1 killed $d1 def $q1
; NOFP16-NEXT: ; kill: def $d0 killed $d0 def $q0
; NOFP16-NEXT: mov h3, v1[1]
; NOFP16-NEXT: mov h4, v0[1]
; NOFP16-NEXT: movi.4s v2, #128, lsl #24
; NOFP16-NEXT: fcvt s5, h1
; NOFP16-NEXT: fcvt s6, h0
; NOFP16-NEXT: mov h7, v1[2]
; NOFP16-NEXT: mov h16, v0[2]
; NOFP16-NEXT: fcvt s3, h3
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: mov h1, v1[3]
; NOFP16-NEXT: bit.16b v6, v5, v2
; NOFP16-NEXT: fcvt s5, h7
; NOFP16-NEXT: fcvt s7, h16
; NOFP16-NEXT: bit.16b v4, v3, v2
; NOFP16-NEXT: mov h3, v0[3]
; NOFP16-NEXT: fcvt h0, s6
; NOFP16-NEXT: fcvt s1, h1
; NOFP16-NEXT: bit.16b v7, v5, v2
; NOFP16-NEXT: fcvt h4, s4
; NOFP16-NEXT: fcvt s3, h3
; NOFP16-NEXT: fcvt h5, s7
; NOFP16-NEXT: mov.h v0[1], v4[0]
; NOFP16-NEXT: bit.16b v3, v1, v2
; NOFP16-NEXT: mov.h v0[2], v5[0]
; NOFP16-NEXT: fcvt h1, s3
; NOFP16-NEXT: mov.h v0[3], v1[0]
; NOFP16-NEXT: ; kill: def $d0 killed $d0 killed $q0
; NOFP16-NEXT: ret
;
; FP16-LABEL: test_copysign_v4f16_v4f16:
; FP16: ; %bb.0:
; FP16-NEXT: movi.4h v2, #128, lsl #8
; FP16-NEXT: bit.8b v0, v1, v2
; FP16-NEXT: ret
%r = call <4 x half> @llvm.copysign.v4f16(<4 x half> %a, <4 x half> %b)
ret <4 x half> %r
}
define <4 x half> @test_copysign_v4f16_v4f32(<4 x half> %a, <4 x float> %b) #0 {
; NOFP16-LABEL: test_copysign_v4f16_v4f32:
; NOFP16: ; %bb.0:
; NOFP16-NEXT: fcvtn v1.4h, v1.4s
; NOFP16-NEXT: ; kill: def $d0 killed $d0 def $q0
; NOFP16-NEXT: mov h3, v0[1]
; NOFP16-NEXT: movi.4s v2, #128, lsl #24
; NOFP16-NEXT: fcvt s5, h0
; NOFP16-NEXT: mov h7, v0[2]
; NOFP16-NEXT: mov h4, v1[1]
; NOFP16-NEXT: fcvt s6, h1
; NOFP16-NEXT: mov h16, v1[2]
; NOFP16-NEXT: fcvt s3, h3
; NOFP16-NEXT: mov h1, v1[3]
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: bit.16b v5, v6, v2
; NOFP16-NEXT: fcvt s6, h7
; NOFP16-NEXT: fcvt s7, h16
; NOFP16-NEXT: fcvt s1, h1
; NOFP16-NEXT: bit.16b v3, v4, v2
; NOFP16-NEXT: mov h4, v0[3]
; NOFP16-NEXT: fcvt h0, s5
; NOFP16-NEXT: bit.16b v6, v7, v2
; NOFP16-NEXT: fcvt h3, s3
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: fcvt h5, s6
; NOFP16-NEXT: mov.h v0[1], v3[0]
; NOFP16-NEXT: bit.16b v4, v1, v2
; NOFP16-NEXT: mov.h v0[2], v5[0]
; NOFP16-NEXT: fcvt h1, s4
; NOFP16-NEXT: mov.h v0[3], v1[0]
; NOFP16-NEXT: ; kill: def $d0 killed $d0 killed $q0
; NOFP16-NEXT: ret
;
; FP16-LABEL: test_copysign_v4f16_v4f32:
; FP16: ; %bb.0:
; FP16-NEXT: movi.4h v2, #128, lsl #8
; FP16-NEXT: fcvtn v1.4h, v1.4s
; FP16-NEXT: bit.8b v0, v1, v2
; FP16-NEXT: ret
%tmp0 = fptrunc <4 x float> %b to <4 x half>
%r = call <4 x half> @llvm.copysign.v4f16(<4 x half> %a, <4 x half> %tmp0)
ret <4 x half> %r
}
define <4 x half> @test_copysign_v4f16_v4f64(<4 x half> %a, <4 x double> %b) #0 {
; NOFP16-LABEL: test_copysign_v4f16_v4f64:
; NOFP16: ; %bb.0:
; NOFP16-NEXT: ; kill: def $d0 killed $d0 def $q0
; NOFP16-NEXT: mov d4, v1[1]
; NOFP16-NEXT: mov h5, v0[1]
; NOFP16-NEXT: movi.4s v3, #128, lsl #24
; NOFP16-NEXT: fcvt s1, d1
; NOFP16-NEXT: fcvt s6, h0
; NOFP16-NEXT: mov h7, v0[2]
; NOFP16-NEXT: fcvt s4, d4
; NOFP16-NEXT: fcvt s5, h5
; NOFP16-NEXT: bit.16b v6, v1, v3
; NOFP16-NEXT: fcvt s1, d2
; NOFP16-NEXT: fcvt s7, h7
; NOFP16-NEXT: bit.16b v5, v4, v3
; NOFP16-NEXT: mov d2, v2[1]
; NOFP16-NEXT: mov h4, v0[3]
; NOFP16-NEXT: fcvt h0, s6
; NOFP16-NEXT: bit.16b v7, v1, v3
; NOFP16-NEXT: fcvt h1, s5
; NOFP16-NEXT: fcvt s2, d2
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: fcvt h5, s7
; NOFP16-NEXT: mov.h v0[1], v1[0]
; NOFP16-NEXT: bit.16b v4, v2, v3
; NOFP16-NEXT: mov.h v0[2], v5[0]
; NOFP16-NEXT: fcvt h1, s4
; NOFP16-NEXT: mov.h v0[3], v1[0]
; NOFP16-NEXT: ; kill: def $d0 killed $d0 killed $q0
; NOFP16-NEXT: ret
;
; FP16-LABEL: test_copysign_v4f16_v4f64:
; FP16: ; %bb.0:
; FP16-NEXT: mov d4, v1[1]
; FP16-NEXT: fcvt h1, d1
; FP16-NEXT: movi.4h v3, #128, lsl #8
; FP16-NEXT: fcvt h4, d4
; FP16-NEXT: mov.h v1[1], v4[0]
; FP16-NEXT: fcvt h4, d2
; FP16-NEXT: mov d2, v2[1]
; FP16-NEXT: mov.h v1[2], v4[0]
; FP16-NEXT: fcvt h2, d2
; FP16-NEXT: mov.h v1[3], v2[0]
; FP16-NEXT: bit.8b v0, v1, v3
; FP16-NEXT: ret
%tmp0 = fptrunc <4 x double> %b to <4 x half>
%r = call <4 x half> @llvm.copysign.v4f16(<4 x half> %a, <4 x half> %tmp0)
ret <4 x half> %r
}
declare <4 x half> @llvm.copysign.v4f16(<4 x half> %a, <4 x half> %b) #0
;============ v8f16
define <8 x half> @test_copysign_v8f16_v8f16(<8 x half> %a, <8 x half> %b) #0 {
; NOFP16-LABEL: test_copysign_v8f16_v8f16:
; NOFP16: ; %bb.0:
; NOFP16-NEXT: mov h5, v1[1]
; NOFP16-NEXT: mov h6, v0[1]
; NOFP16-NEXT: movi.4s v3, #128, lsl #24
; NOFP16-NEXT: fcvt s2, h1
; NOFP16-NEXT: fcvt s4, h0
; NOFP16-NEXT: mov h7, v1[2]
; NOFP16-NEXT: mov h16, v0[2]
; NOFP16-NEXT: fcvt s5, h5
; NOFP16-NEXT: fcvt s6, h6
; NOFP16-NEXT: mov h17, v0[3]
; NOFP16-NEXT: bit.16b v4, v2, v3
; NOFP16-NEXT: mov h2, v1[3]
; NOFP16-NEXT: fcvt s7, h7
; NOFP16-NEXT: fcvt s16, h16
; NOFP16-NEXT: bit.16b v6, v5, v3
; NOFP16-NEXT: fcvt s17, h17
; NOFP16-NEXT: fcvt s18, h2
; NOFP16-NEXT: mov h5, v1[4]
; NOFP16-NEXT: fcvt h2, s4
; NOFP16-NEXT: bit.16b v16, v7, v3
; NOFP16-NEXT: mov h7, v0[4]
; NOFP16-NEXT: fcvt h4, s6
; NOFP16-NEXT: bit.16b v17, v18, v3
; NOFP16-NEXT: mov h6, v1[5]
; NOFP16-NEXT: mov h18, v0[5]
; NOFP16-NEXT: fcvt s5, h5
; NOFP16-NEXT: fcvt s7, h7
; NOFP16-NEXT: mov.h v2[1], v4[0]
; NOFP16-NEXT: fcvt h4, s16
; NOFP16-NEXT: fcvt s6, h6
; NOFP16-NEXT: fcvt s16, h18
; NOFP16-NEXT: fcvt h17, s17
; NOFP16-NEXT: bit.16b v7, v5, v3
; NOFP16-NEXT: mov h5, v0[6]
; NOFP16-NEXT: mov.h v2[2], v4[0]
; NOFP16-NEXT: mov h4, v1[6]
; NOFP16-NEXT: bit.16b v16, v6, v3
; NOFP16-NEXT: mov h1, v1[7]
; NOFP16-NEXT: fcvt s5, h5
; NOFP16-NEXT: mov.h v2[3], v17[0]
; NOFP16-NEXT: fcvt h6, s7
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: mov h0, v0[7]
; NOFP16-NEXT: fcvt s1, h1
; NOFP16-NEXT: mov.h v2[4], v6[0]
; NOFP16-NEXT: bit.16b v5, v4, v3
; NOFP16-NEXT: fcvt h4, s16
; NOFP16-NEXT: fcvt s0, h0
; NOFP16-NEXT: fcvt h5, s5
; NOFP16-NEXT: mov.h v2[5], v4[0]
; NOFP16-NEXT: bit.16b v0, v1, v3
; NOFP16-NEXT: mov.h v2[6], v5[0]
; NOFP16-NEXT: fcvt h0, s0
; NOFP16-NEXT: mov.h v2[7], v0[0]
; NOFP16-NEXT: mov.16b v0, v2
; NOFP16-NEXT: ret
;
; FP16-LABEL: test_copysign_v8f16_v8f16:
; FP16: ; %bb.0:
; FP16-NEXT: movi.8h v2, #128, lsl #8
; FP16-NEXT: bit.16b v0, v1, v2
; FP16-NEXT: ret
%r = call <8 x half> @llvm.copysign.v8f16(<8 x half> %a, <8 x half> %b)
ret <8 x half> %r
}
define <8 x half> @test_copysign_v8f16_v8f32(<8 x half> %a, <8 x float> %b) #0 {
; NOFP16-LABEL: test_copysign_v8f16_v8f32:
; NOFP16: ; %bb.0:
; NOFP16-NEXT: fcvtn v1.4h, v1.4s
; NOFP16-NEXT: fcvtn v2.4h, v2.4s
; NOFP16-NEXT: movi.4s v3, #128, lsl #24
; NOFP16-NEXT: mov h4, v0[1]
; NOFP16-NEXT: mov h5, v0[4]
; NOFP16-NEXT: fcvt s7, h0
; NOFP16-NEXT: mov h17, v0[2]
; NOFP16-NEXT: mov h6, v1[1]
; NOFP16-NEXT: fcvt s16, h1
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: mov h18, v1[2]
; NOFP16-NEXT: fcvt s5, h5
; NOFP16-NEXT: fcvt s17, h17
; NOFP16-NEXT: fcvt s6, h6
; NOFP16-NEXT: bit.16b v7, v16, v3
; NOFP16-NEXT: fcvt s16, h2
; NOFP16-NEXT: fcvt s18, h18
; NOFP16-NEXT: bit.16b v4, v6, v3
; NOFP16-NEXT: mov h6, v0[3]
; NOFP16-NEXT: bit.16b v5, v16, v3
; NOFP16-NEXT: mov h16, v1[3]
; NOFP16-NEXT: fcvt h1, s7
; NOFP16-NEXT: mov h7, v0[5]
; NOFP16-NEXT: bit.16b v17, v18, v3
; NOFP16-NEXT: fcvt h4, s4
; NOFP16-NEXT: fcvt s6, h6
; NOFP16-NEXT: fcvt s16, h16
; NOFP16-NEXT: mov h18, v2[1]
; NOFP16-NEXT: fcvt s7, h7
; NOFP16-NEXT: fcvt h5, s5
; NOFP16-NEXT: mov.h v1[1], v4[0]
; NOFP16-NEXT: fcvt h4, s17
; NOFP16-NEXT: bit.16b v6, v16, v3
; NOFP16-NEXT: fcvt s17, h18
; NOFP16-NEXT: mov h16, v2[2]
; NOFP16-NEXT: mov.h v1[2], v4[0]
; NOFP16-NEXT: mov h4, v0[6]
; NOFP16-NEXT: mov h0, v0[7]
; NOFP16-NEXT: fcvt h6, s6
; NOFP16-NEXT: mov h2, v2[3]
; NOFP16-NEXT: bit.16b v7, v17, v3
; NOFP16-NEXT: fcvt s16, h16
; NOFP16-NEXT: fcvt s4, h4
; NOFP16-NEXT: fcvt s0, h0
; NOFP16-NEXT: mov.h v1[3], v6[0]
; NOFP16-NEXT: fcvt s2, h2
; NOFP16-NEXT: bit.16b v4, v16, v3
; NOFP16-NEXT: mov.h v1[4], v5[0]
; NOFP16-NEXT: fcvt h5, s7
; NOFP16-NEXT: bit.16b v0, v2, v3
; NOFP16-NEXT: fcvt h4, s4
; NOFP16-NEXT: mov.h v1[5], v5[0]
; NOFP16-NEXT: fcvt h0, s0
; NOFP16-NEXT: mov.h v1[6], v4[0]
; NOFP16-NEXT: mov.h v1[7], v0[0]
; NOFP16-NEXT: mov.16b v0, v1
; NOFP16-NEXT: ret
;
; FP16-LABEL: test_copysign_v8f16_v8f32:
; FP16: ; %bb.0:
; FP16-NEXT: fcvtn v2.4h, v2.4s
; FP16-NEXT: fcvtn v1.4h, v1.4s
; FP16-NEXT: movi.8h v3, #128, lsl #8
; FP16-NEXT: mov.d v1[1], v2[0]
; FP16-NEXT: bit.16b v0, v1, v3
; FP16-NEXT: ret
%tmp0 = fptrunc <8 x float> %b to <8 x half>
%r = call <8 x half> @llvm.copysign.v8f16(<8 x half> %a, <8 x half> %tmp0)
ret <8 x half> %r
}
declare <8 x half> @llvm.copysign.v8f16(<8 x half> %a, <8 x half> %b) #0
attributes #0 = { nounwind }
|