1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
|
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
# RUN: llc -O0 -mtriple=mipsel-linux-gnu -run-pass=regbankselect -verify-machineinstrs %s -o - | FileCheck %s -check-prefixes=MIPS32
# RUN: llc -O0 -mtriple=mipsel-linux-gnu -run-pass=regbankselect -mcpu=mips32r6 -verify-machineinstrs %s -o - | FileCheck %s -check-prefixes=MIPS32R6
--- |
@float_align1 = common global float 0.000000e+00, align 1
@float_align4 = common global float 0.000000e+00, align 4
@i32_align8 = common global i32 0, align 8
define void @store_float_align1(float %a) {
entry:
store float %a, float* @float_align1, align 1
ret void
}
define void @store_float_align4(float %a) {
entry:
store float %a, float* @float_align4, align 4
ret void
}
define void @store_i32_align8(i32 signext %a) {
entry:
store i32 %a, i32* @i32_align8, align 8
ret void
}
...
---
name: store_float_align1
alignment: 4
legalized: true
tracksRegLiveness: true
body: |
bb.1.entry:
liveins: $f12
; MIPS32-LABEL: name: store_float_align1
; MIPS32: liveins: $f12
; MIPS32: [[COPY:%[0-9]+]]:fprb(s32) = COPY $f12
; MIPS32: [[GV:%[0-9]+]]:gprb(p0) = G_GLOBAL_VALUE @float_align1
; MIPS32: [[COPY1:%[0-9]+]]:gprb(s32) = COPY [[COPY]](s32)
; MIPS32: G_STORE [[COPY1]](s32), [[GV]](p0) :: (store (s32) into @float_align1, align 1)
; MIPS32: RetRA
; MIPS32R6-LABEL: name: store_float_align1
; MIPS32R6: liveins: $f12
; MIPS32R6: [[COPY:%[0-9]+]]:fprb(s32) = COPY $f12
; MIPS32R6: [[GV:%[0-9]+]]:gprb(p0) = G_GLOBAL_VALUE @float_align1
; MIPS32R6: G_STORE [[COPY]](s32), [[GV]](p0) :: (store (s32) into @float_align1, align 1)
; MIPS32R6: RetRA
%0:_(s32) = COPY $f12
%1:_(p0) = G_GLOBAL_VALUE @float_align1
G_STORE %0(s32), %1(p0) :: (store (s32) into @float_align1, align 1)
RetRA
...
---
name: store_float_align4
alignment: 4
legalized: true
tracksRegLiveness: true
body: |
bb.1.entry:
liveins: $f12
; MIPS32-LABEL: name: store_float_align4
; MIPS32: liveins: $f12
; MIPS32: [[COPY:%[0-9]+]]:fprb(s32) = COPY $f12
; MIPS32: [[GV:%[0-9]+]]:gprb(p0) = G_GLOBAL_VALUE @float_align4
; MIPS32: G_STORE [[COPY]](s32), [[GV]](p0) :: (store (s32) into @float_align4)
; MIPS32: RetRA
; MIPS32R6-LABEL: name: store_float_align4
; MIPS32R6: liveins: $f12
; MIPS32R6: [[COPY:%[0-9]+]]:fprb(s32) = COPY $f12
; MIPS32R6: [[GV:%[0-9]+]]:gprb(p0) = G_GLOBAL_VALUE @float_align4
; MIPS32R6: G_STORE [[COPY]](s32), [[GV]](p0) :: (store (s32) into @float_align4)
; MIPS32R6: RetRA
%0:_(s32) = COPY $f12
%1:_(p0) = G_GLOBAL_VALUE @float_align4
G_STORE %0(s32), %1(p0) :: (store (s32) into @float_align4)
RetRA
...
---
name: store_i32_align8
alignment: 4
legalized: true
tracksRegLiveness: true
body: |
bb.1.entry:
liveins: $a0
; MIPS32-LABEL: name: store_i32_align8
; MIPS32: liveins: $a0
; MIPS32: [[COPY:%[0-9]+]]:gprb(s32) = COPY $a0
; MIPS32: [[GV:%[0-9]+]]:gprb(p0) = G_GLOBAL_VALUE @i32_align8
; MIPS32: G_STORE [[COPY]](s32), [[GV]](p0) :: (store (s32) into @i32_align8, align 8)
; MIPS32: RetRA
; MIPS32R6-LABEL: name: store_i32_align8
; MIPS32R6: liveins: $a0
; MIPS32R6: [[COPY:%[0-9]+]]:gprb(s32) = COPY $a0
; MIPS32R6: [[GV:%[0-9]+]]:gprb(p0) = G_GLOBAL_VALUE @i32_align8
; MIPS32R6: G_STORE [[COPY]](s32), [[GV]](p0) :: (store (s32) into @i32_align8, align 8)
; MIPS32R6: RetRA
%0:_(s32) = COPY $a0
%1:_(p0) = G_GLOBAL_VALUE @i32_align8
G_STORE %0(s32), %1(p0) :: (store (s32) into @i32_align8, align 8)
RetRA
...
|