1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=thumbv8.1m.main-none-none-eabi -mattr=+mve -verify-machineinstrs %s -o - | FileCheck %s
define arm_aapcs_vfpcc <4 x i32> @cmpeqz_v4i1(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c) {
; CHECK-LABEL: cmpeqz_v4i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.i32 eq, q1, zr
; CHECK-NEXT: vcmpt.i32 ne, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.i32 eq, q0, zr
; CHECK-NEXT: vcmpt.i32 eq, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <4 x i32> %a, zeroinitializer
%c2 = icmp eq <4 x i32> %b, zeroinitializer
%c3 = icmp eq <4 x i32> %c, zeroinitializer
%c4 = select <4 x i1> %c3, <4 x i1> %c1, <4 x i1> %c2
%s = select <4 x i1> %c4, <4 x i32> %a, <4 x i32> %b
ret <4 x i32> %s
}
define arm_aapcs_vfpcc <8 x i16> @cmpeqz_v8i1(<8 x i16> %a, <8 x i16> %b, <8 x i16> %c) {
; CHECK-LABEL: cmpeqz_v8i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.i16 eq, q1, zr
; CHECK-NEXT: vcmpt.i16 ne, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.i16 eq, q0, zr
; CHECK-NEXT: vcmpt.i16 eq, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <8 x i16> %a, zeroinitializer
%c2 = icmp eq <8 x i16> %b, zeroinitializer
%c3 = icmp eq <8 x i16> %c, zeroinitializer
%c4 = select <8 x i1> %c3, <8 x i1> %c1, <8 x i1> %c2
%s = select <8 x i1> %c4, <8 x i16> %a, <8 x i16> %b
ret <8 x i16> %s
}
define arm_aapcs_vfpcc <16 x i8> @cmpeqz_v16i1(<16 x i8> %a, <16 x i8> %b, <16 x i8> %c) {
; CHECK-LABEL: cmpeqz_v16i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.i8 eq, q1, zr
; CHECK-NEXT: vcmpt.i8 ne, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.i8 eq, q0, zr
; CHECK-NEXT: vcmpt.i8 eq, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <16 x i8> %a, zeroinitializer
%c2 = icmp eq <16 x i8> %b, zeroinitializer
%c3 = icmp eq <16 x i8> %c, zeroinitializer
%c4 = select <16 x i1> %c3, <16 x i1> %c1, <16 x i1> %c2
%s = select <16 x i1> %c4, <16 x i8> %a, <16 x i8> %b
ret <16 x i8> %s
}
define arm_aapcs_vfpcc <2 x i64> @cmpeqz_v2i1(<2 x i64> %a, <2 x i64> %b, <2 x i64> %c) {
; CHECK-LABEL: cmpeqz_v2i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmov r0, r1, d4
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmov r1, r2, d0
; CHECK-NEXT: orrs r1, r2
; CHECK-NEXT: vmov r2, r3, d2
; CHECK-NEXT: cset r1, eq
; CHECK-NEXT: orrs r2, r3
; CHECK-NEXT: cset r2, eq
; CHECK-NEXT: cmp r0, #0
; CHECK-NEXT: csel r0, r1, r2, eq
; CHECK-NEXT: movs r1, #0
; CHECK-NEXT: rsbs r0, r0, #0
; CHECK-NEXT: bfi r1, r0, #0, #8
; CHECK-NEXT: vmov r0, r2, d5
; CHECK-NEXT: orr.w r12, r0, r2
; CHECK-NEXT: vmov r2, r3, d1
; CHECK-NEXT: orrs r2, r3
; CHECK-NEXT: vmov r3, r0, d3
; CHECK-NEXT: cset r2, eq
; CHECK-NEXT: orrs r0, r3
; CHECK-NEXT: cset r0, eq
; CHECK-NEXT: cmp.w r12, #0
; CHECK-NEXT: csel r0, r2, r0, eq
; CHECK-NEXT: rsbs r0, r0, #0
; CHECK-NEXT: bfi r1, r0, #8, #8
; CHECK-NEXT: vmsr p0, r1
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <2 x i64> %a, zeroinitializer
%c2 = icmp eq <2 x i64> %b, zeroinitializer
%c3 = icmp eq <2 x i64> %c, zeroinitializer
%c4 = select <2 x i1> %c3, <2 x i1> %c1, <2 x i1> %c2
%s = select <2 x i1> %c4, <2 x i64> %a, <2 x i64> %b
ret <2 x i64> %s
}
define arm_aapcs_vfpcc <4 x i32> @cmpnez_v4i1(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c) {
; CHECK-LABEL: cmpnez_v4i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.i32 ne, q1, zr
; CHECK-NEXT: vcmpt.i32 eq, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.i32 ne, q0, zr
; CHECK-NEXT: vcmpt.i32 ne, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp ne <4 x i32> %a, zeroinitializer
%c2 = icmp ne <4 x i32> %b, zeroinitializer
%c3 = icmp ne <4 x i32> %c, zeroinitializer
%c4 = select <4 x i1> %c3, <4 x i1> %c1, <4 x i1> %c2
%s = select <4 x i1> %c4, <4 x i32> %a, <4 x i32> %b
ret <4 x i32> %s
}
define arm_aapcs_vfpcc <8 x i16> @cmpnez_v8i1(<8 x i16> %a, <8 x i16> %b, <8 x i16> %c) {
; CHECK-LABEL: cmpnez_v8i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.i16 ne, q1, zr
; CHECK-NEXT: vcmpt.i16 eq, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.i16 ne, q0, zr
; CHECK-NEXT: vcmpt.i16 ne, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp ne <8 x i16> %a, zeroinitializer
%c2 = icmp ne <8 x i16> %b, zeroinitializer
%c3 = icmp ne <8 x i16> %c, zeroinitializer
%c4 = select <8 x i1> %c3, <8 x i1> %c1, <8 x i1> %c2
%s = select <8 x i1> %c4, <8 x i16> %a, <8 x i16> %b
ret <8 x i16> %s
}
define arm_aapcs_vfpcc <16 x i8> @cmpnez_v16i1(<16 x i8> %a, <16 x i8> %b, <16 x i8> %c) {
; CHECK-LABEL: cmpnez_v16i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.i8 ne, q1, zr
; CHECK-NEXT: vcmpt.i8 eq, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.i8 ne, q0, zr
; CHECK-NEXT: vcmpt.i8 ne, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp ne <16 x i8> %a, zeroinitializer
%c2 = icmp ne <16 x i8> %b, zeroinitializer
%c3 = icmp ne <16 x i8> %c, zeroinitializer
%c4 = select <16 x i1> %c3, <16 x i1> %c1, <16 x i1> %c2
%s = select <16 x i1> %c4, <16 x i8> %a, <16 x i8> %b
ret <16 x i8> %s
}
define arm_aapcs_vfpcc <2 x i64> @cmpnez_v2i1(<2 x i64> %a, <2 x i64> %b, <2 x i64> %c) {
; CHECK-LABEL: cmpnez_v2i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmov r0, r1, d4
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmov r1, r2, d0
; CHECK-NEXT: orrs r1, r2
; CHECK-NEXT: vmov r2, r3, d2
; CHECK-NEXT: cset r1, ne
; CHECK-NEXT: orrs r2, r3
; CHECK-NEXT: cset r2, ne
; CHECK-NEXT: cmp r0, #0
; CHECK-NEXT: csel r0, r1, r2, ne
; CHECK-NEXT: movs r1, #0
; CHECK-NEXT: rsbs r0, r0, #0
; CHECK-NEXT: bfi r1, r0, #0, #8
; CHECK-NEXT: vmov r0, r2, d5
; CHECK-NEXT: orr.w r12, r0, r2
; CHECK-NEXT: vmov r2, r3, d1
; CHECK-NEXT: orrs r2, r3
; CHECK-NEXT: vmov r3, r0, d3
; CHECK-NEXT: cset r2, ne
; CHECK-NEXT: orrs r0, r3
; CHECK-NEXT: cset r0, ne
; CHECK-NEXT: cmp.w r12, #0
; CHECK-NEXT: csel r0, r2, r0, ne
; CHECK-NEXT: rsbs r0, r0, #0
; CHECK-NEXT: bfi r1, r0, #8, #8
; CHECK-NEXT: vmsr p0, r1
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp ne <2 x i64> %a, zeroinitializer
%c2 = icmp ne <2 x i64> %b, zeroinitializer
%c3 = icmp ne <2 x i64> %c, zeroinitializer
%c4 = select <2 x i1> %c3, <2 x i1> %c1, <2 x i1> %c2
%s = select <2 x i1> %c4, <2 x i64> %a, <2 x i64> %b
ret <2 x i64> %s
}
define arm_aapcs_vfpcc <4 x i32> @cmpsltz_v4i1(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c) {
; CHECK-LABEL: cmpsltz_v4i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.s32 lt, q1, zr
; CHECK-NEXT: vcmpt.s32 ge, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.s32 lt, q0, zr
; CHECK-NEXT: vcmpt.s32 lt, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp slt <4 x i32> %a, zeroinitializer
%c2 = icmp slt <4 x i32> %b, zeroinitializer
%c3 = icmp slt <4 x i32> %c, zeroinitializer
%c4 = select <4 x i1> %c3, <4 x i1> %c1, <4 x i1> %c2
%s = select <4 x i1> %c4, <4 x i32> %a, <4 x i32> %b
ret <4 x i32> %s
}
define arm_aapcs_vfpcc <8 x i16> @cmpsltz_v8i1(<8 x i16> %a, <8 x i16> %b, <8 x i16> %c) {
; CHECK-LABEL: cmpsltz_v8i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.s16 lt, q1, zr
; CHECK-NEXT: vcmpt.s16 ge, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.s16 lt, q0, zr
; CHECK-NEXT: vcmpt.s16 lt, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp slt <8 x i16> %a, zeroinitializer
%c2 = icmp slt <8 x i16> %b, zeroinitializer
%c3 = icmp slt <8 x i16> %c, zeroinitializer
%c4 = select <8 x i1> %c3, <8 x i1> %c1, <8 x i1> %c2
%s = select <8 x i1> %c4, <8 x i16> %a, <8 x i16> %b
ret <8 x i16> %s
}
define arm_aapcs_vfpcc <16 x i8> @cmpsltz_v16i1(<16 x i8> %a, <16 x i8> %b, <16 x i8> %c) {
; CHECK-LABEL: cmpsltz_v16i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vpt.s8 lt, q1, zr
; CHECK-NEXT: vcmpt.s8 ge, q2, zr
; CHECK-NEXT: vmrs r0, p0
; CHECK-NEXT: vpt.s8 lt, q0, zr
; CHECK-NEXT: vcmpt.s8 lt, q2, zr
; CHECK-NEXT: vmrs r1, p0
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp slt <16 x i8> %a, zeroinitializer
%c2 = icmp slt <16 x i8> %b, zeroinitializer
%c3 = icmp slt <16 x i8> %c, zeroinitializer
%c4 = select <16 x i1> %c3, <16 x i1> %c1, <16 x i1> %c2
%s = select <16 x i1> %c4, <16 x i8> %a, <16 x i8> %b
ret <16 x i8> %s
}
define arm_aapcs_vfpcc <2 x i64> @cmpsltz_v2i1(<2 x i64> %a, <2 x i64> %b, <2 x i64> %c) {
; CHECK-LABEL: cmpsltz_v2i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmov r0, s9
; CHECK-NEXT: movs r3, #0
; CHECK-NEXT: vmov r1, s1
; CHECK-NEXT: vmov r2, s5
; CHECK-NEXT: cmp.w r3, r0, lsr #31
; CHECK-NEXT: csel r0, r1, r2, ne
; CHECK-NEXT: vmov r1, s11
; CHECK-NEXT: asr.w r12, r0, #31
; CHECK-NEXT: vmov r2, s3
; CHECK-NEXT: vmov r0, s7
; CHECK-NEXT: cmp.w r3, r1, lsr #31
; CHECK-NEXT: bfi r3, r12, #0, #8
; CHECK-NEXT: csel r0, r2, r0, ne
; CHECK-NEXT: asrs r0, r0, #31
; CHECK-NEXT: bfi r3, r0, #8, #8
; CHECK-NEXT: vmsr p0, r3
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp slt <2 x i64> %a, zeroinitializer
%c2 = icmp slt <2 x i64> %b, zeroinitializer
%c3 = icmp slt <2 x i64> %c, zeroinitializer
%c4 = select <2 x i1> %c3, <2 x i1> %c1, <2 x i1> %c2
%s = select <2 x i1> %c4, <2 x i64> %a, <2 x i64> %b
ret <2 x i64> %s
}
define arm_aapcs_vfpcc <4 x i32> @cmpeqz_v4i1_i1(<4 x i32> %a, <4 x i32> %b, i32 %c) {
; CHECK-LABEL: cmpeqz_v4i1_i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: cbz r0, .LBB12_2
; CHECK-NEXT: @ %bb.1: @ %select.false
; CHECK-NEXT: vcmp.i32 eq, q1, zr
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
; CHECK-NEXT: .LBB12_2:
; CHECK-NEXT: vcmp.i32 eq, q0, zr
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <4 x i32> %a, zeroinitializer
%c2 = icmp eq <4 x i32> %b, zeroinitializer
%c3 = icmp eq i32 %c, 0
%c4 = select i1 %c3, <4 x i1> %c1, <4 x i1> %c2
%s = select <4 x i1> %c4, <4 x i32> %a, <4 x i32> %b
ret <4 x i32> %s
}
define arm_aapcs_vfpcc <8 x i16> @cmpeqz_v8i1_i1(<8 x i16> %a, <8 x i16> %b, i16 %c) {
; CHECK-LABEL: cmpeqz_v8i1_i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: lsls r0, r0, #16
; CHECK-NEXT: beq .LBB13_2
; CHECK-NEXT: @ %bb.1: @ %select.false
; CHECK-NEXT: vcmp.i16 eq, q1, zr
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
; CHECK-NEXT: .LBB13_2:
; CHECK-NEXT: vcmp.i16 eq, q0, zr
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <8 x i16> %a, zeroinitializer
%c2 = icmp eq <8 x i16> %b, zeroinitializer
%c3 = icmp eq i16 %c, 0
%c4 = select i1 %c3, <8 x i1> %c1, <8 x i1> %c2
%s = select <8 x i1> %c4, <8 x i16> %a, <8 x i16> %b
ret <8 x i16> %s
}
define arm_aapcs_vfpcc <16 x i8> @cmpeqz_v16i1_i1(<16 x i8> %a, <16 x i8> %b, i8 %c) {
; CHECK-LABEL: cmpeqz_v16i1_i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: lsls r0, r0, #24
; CHECK-NEXT: beq .LBB14_2
; CHECK-NEXT: @ %bb.1: @ %select.false
; CHECK-NEXT: vcmp.i8 eq, q1, zr
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
; CHECK-NEXT: .LBB14_2:
; CHECK-NEXT: vcmp.i8 eq, q0, zr
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: bx lr
entry:
%c1 = icmp eq <16 x i8> %a, zeroinitializer
%c2 = icmp eq <16 x i8> %b, zeroinitializer
%c3 = icmp eq i8 %c, 0
%c4 = select i1 %c3, <16 x i1> %c1, <16 x i1> %c2
%s = select <16 x i1> %c4, <16 x i8> %a, <16 x i8> %b
ret <16 x i8> %s
}
define arm_aapcs_vfpcc <2 x i64> @cmpeqz_v2i1_i1(<2 x i64> %a, <2 x i64> %b, i64 %c) {
; CHECK-LABEL: cmpeqz_v2i1_i1:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: .save {r4, lr}
; CHECK-NEXT: push {r4, lr}
; CHECK-NEXT: orr.w r2, r0, r1
; CHECK-NEXT: vmov r0, r1, d2
; CHECK-NEXT: orrs r0, r1
; CHECK-NEXT: vmov r1, r3, d3
; CHECK-NEXT: csetm r12, eq
; CHECK-NEXT: movs r0, #0
; CHECK-NEXT: orrs r1, r3
; CHECK-NEXT: vmov r1, r3, d0
; CHECK-NEXT: csetm lr, eq
; CHECK-NEXT: orrs r1, r3
; CHECK-NEXT: vmov r1, r4, d1
; CHECK-NEXT: csetm r3, eq
; CHECK-NEXT: orrs r1, r4
; CHECK-NEXT: csetm r1, eq
; CHECK-NEXT: cbz r2, .LBB15_2
; CHECK-NEXT: @ %bb.1: @ %select.false
; CHECK-NEXT: bfi r0, r12, #0, #8
; CHECK-NEXT: bfi r0, lr, #8, #8
; CHECK-NEXT: b .LBB15_3
; CHECK-NEXT: .LBB15_2:
; CHECK-NEXT: bfi r0, r3, #0, #8
; CHECK-NEXT: bfi r0, r1, #8, #8
; CHECK-NEXT: .LBB15_3: @ %select.end
; CHECK-NEXT: vmsr p0, r0
; CHECK-NEXT: vpsel q0, q0, q1
; CHECK-NEXT: pop {r4, pc}
entry:
%c1 = icmp eq <2 x i64> %a, zeroinitializer
%c2 = icmp eq <2 x i64> %b, zeroinitializer
%c3 = icmp eq i64 %c, zeroinitializer
%c4 = select i1 %c3, <2 x i1> %c1, <2 x i1> %c2
%s = select <2 x i1> %c4, <2 x i64> %a, <2 x i64> %b
ret <2 x i64> %s
}
|