File: pseudo-inst-expansion.td

package info (click to toggle)
llvm-toolchain-14 1%3A14.0.6-12
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,496,180 kB
  • sloc: cpp: 5,593,972; ansic: 986,872; asm: 585,869; python: 184,223; objc: 72,530; lisp: 31,119; f90: 27,793; javascript: 9,780; pascal: 9,762; sh: 9,482; perl: 7,468; ml: 5,432; awk: 3,523; makefile: 2,538; xml: 953; cs: 573; fortran: 567
file content (37 lines) | stat: -rw-r--r-- 923 bytes parent folder | download | duplicates (19)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
// RUN: llvm-tblgen -gen-pseudo-lowering -I %p/../../include %s | FileCheck %s

include "llvm/Target/Target.td"

def TestTargetInstrInfo : InstrInfo;

def TestTarget : Target {
  let InstructionSet = TestTargetInstrInfo;
}

def REG : Register<"REG">;
def GPR : RegisterClass<"TestTarget", [i32], 32, (add REG)>;

class SysReg<bits<12> op> {
  bits<12> Encoding = op;
}
def SR : SysReg<0b111100001111>;

class Pseudo<dag outs, dag ins, list<dag> pattern>
    : Instruction {
  dag OutOperandList = outs;
  dag InOperandList = ins;
  let Pattern = pattern;
  let isPseudo = 1;
}

def INSTR : Instruction {
  let OutOperandList = (outs GPR:$rd);
  let InOperandList = (ins i32imm:$val);
  let Pattern = [];
}

def PSEUDO : Pseudo<(outs GPR:$rd), (ins),
                    [(set GPR:$rd, (i32 SR.Encoding))]>,
             PseudoInstExpansion<(INSTR GPR:$rd, SR.Encoding)>;

// CHECK: .addOperand(MCOperand::createImm(3855));