1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439
|
//===----------------------------------------------------------------------===//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
// Automatically generated file, do not edit!
//===----------------------------------------------------------------------===//
#ifndef __HEXAGON_PROTOS_H_
#define __HEXAGON_PROTOS_H_ 1
/* ==========================================================================
Assembly Syntax: Rd32=abs(Rs32)
C Intrinsic Prototype: Word32 Q6_R_abs_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_abs_R __builtin_HEXAGON_A2_abs
/* ==========================================================================
Assembly Syntax: Rdd32=abs(Rss32)
C Intrinsic Prototype: Word64 Q6_P_abs_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_abs_P __builtin_HEXAGON_A2_absp
/* ==========================================================================
Assembly Syntax: Rd32=abs(Rs32):sat
C Intrinsic Prototype: Word32 Q6_R_abs_R_sat(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_abs_R_sat __builtin_HEXAGON_A2_abssat
/* ==========================================================================
Assembly Syntax: Rd32=add(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_add_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_add_RR __builtin_HEXAGON_A2_add
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.h,Rs32.h):<<16
C Intrinsic Prototype: Word32 Q6_R_add_RhRh_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RhRh_s16 __builtin_HEXAGON_A2_addh_h16_hh
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.h,Rs32.l):<<16
C Intrinsic Prototype: Word32 Q6_R_add_RhRl_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RhRl_s16 __builtin_HEXAGON_A2_addh_h16_hl
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.h):<<16
C Intrinsic Prototype: Word32 Q6_R_add_RlRh_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRh_s16 __builtin_HEXAGON_A2_addh_h16_lh
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.l):<<16
C Intrinsic Prototype: Word32 Q6_R_add_RlRl_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRl_s16 __builtin_HEXAGON_A2_addh_h16_ll
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.h,Rs32.h):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_add_RhRh_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RhRh_sat_s16 __builtin_HEXAGON_A2_addh_h16_sat_hh
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.h,Rs32.l):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_add_RhRl_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RhRl_sat_s16 __builtin_HEXAGON_A2_addh_h16_sat_hl
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.h):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_add_RlRh_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRh_sat_s16 __builtin_HEXAGON_A2_addh_h16_sat_lh
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.l):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_add_RlRl_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRl_sat_s16 __builtin_HEXAGON_A2_addh_h16_sat_ll
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.h)
C Intrinsic Prototype: Word32 Q6_R_add_RlRh(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRh __builtin_HEXAGON_A2_addh_l16_hl
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.l)
C Intrinsic Prototype: Word32 Q6_R_add_RlRl(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRl __builtin_HEXAGON_A2_addh_l16_ll
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.h):sat
C Intrinsic Prototype: Word32 Q6_R_add_RlRh_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRh_sat __builtin_HEXAGON_A2_addh_l16_sat_hl
/* ==========================================================================
Assembly Syntax: Rd32=add(Rt32.l,Rs32.l):sat
C Intrinsic Prototype: Word32 Q6_R_add_RlRl_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_RlRl_sat __builtin_HEXAGON_A2_addh_l16_sat_ll
/* ==========================================================================
Assembly Syntax: Rd32=add(Rs32,#s16)
C Intrinsic Prototype: Word32 Q6_R_add_RI(Word32 Rs, Word32 Is16)
Instruction Type: ALU32_ADDI
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_add_RI __builtin_HEXAGON_A2_addi
/* ==========================================================================
Assembly Syntax: Rdd32=add(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_add_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_add_PP __builtin_HEXAGON_A2_addp
/* ==========================================================================
Assembly Syntax: Rdd32=add(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_add_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_add_PP_sat __builtin_HEXAGON_A2_addpsat
/* ==========================================================================
Assembly Syntax: Rd32=add(Rs32,Rt32):sat
C Intrinsic Prototype: Word32 Q6_R_add_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_add_RR_sat __builtin_HEXAGON_A2_addsat
/* ==========================================================================
Assembly Syntax: Rdd32=add(Rs32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_add_RP(Word32 Rs, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_add_RP __builtin_HEXAGON_A2_addsp
/* ==========================================================================
Assembly Syntax: Rd32=and(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_and_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_and_RR __builtin_HEXAGON_A2_and
/* ==========================================================================
Assembly Syntax: Rd32=and(Rs32,#s10)
C Intrinsic Prototype: Word32 Q6_R_and_RI(Word32 Rs, Word32 Is10)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_and_RI __builtin_HEXAGON_A2_andir
/* ==========================================================================
Assembly Syntax: Rdd32=and(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_and_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_and_PP __builtin_HEXAGON_A2_andp
/* ==========================================================================
Assembly Syntax: Rd32=aslh(Rs32)
C Intrinsic Prototype: Word32 Q6_R_aslh_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_aslh_R __builtin_HEXAGON_A2_aslh
/* ==========================================================================
Assembly Syntax: Rd32=asrh(Rs32)
C Intrinsic Prototype: Word32 Q6_R_asrh_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_asrh_R __builtin_HEXAGON_A2_asrh
/* ==========================================================================
Assembly Syntax: Rd32=combine(Rt32.h,Rs32.h)
C Intrinsic Prototype: Word32 Q6_R_combine_RhRh(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_combine_RhRh __builtin_HEXAGON_A2_combine_hh
/* ==========================================================================
Assembly Syntax: Rd32=combine(Rt32.h,Rs32.l)
C Intrinsic Prototype: Word32 Q6_R_combine_RhRl(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_combine_RhRl __builtin_HEXAGON_A2_combine_hl
/* ==========================================================================
Assembly Syntax: Rd32=combine(Rt32.l,Rs32.h)
C Intrinsic Prototype: Word32 Q6_R_combine_RlRh(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_combine_RlRh __builtin_HEXAGON_A2_combine_lh
/* ==========================================================================
Assembly Syntax: Rd32=combine(Rt32.l,Rs32.l)
C Intrinsic Prototype: Word32 Q6_R_combine_RlRl(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_combine_RlRl __builtin_HEXAGON_A2_combine_ll
/* ==========================================================================
Assembly Syntax: Rdd32=combine(#s8,#S8)
C Intrinsic Prototype: Word64 Q6_P_combine_II(Word32 Is8, Word32 IS8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_combine_II __builtin_HEXAGON_A2_combineii
/* ==========================================================================
Assembly Syntax: Rdd32=combine(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_combine_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_combine_RR __builtin_HEXAGON_A2_combinew
/* ==========================================================================
Assembly Syntax: Rd32=max(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_max_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_max_RR __builtin_HEXAGON_A2_max
/* ==========================================================================
Assembly Syntax: Rdd32=max(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_max_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_max_PP __builtin_HEXAGON_A2_maxp
/* ==========================================================================
Assembly Syntax: Rd32=maxu(Rs32,Rt32)
C Intrinsic Prototype: UWord32 Q6_R_maxu_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_maxu_RR __builtin_HEXAGON_A2_maxu
/* ==========================================================================
Assembly Syntax: Rdd32=maxu(Rss32,Rtt32)
C Intrinsic Prototype: UWord64 Q6_P_maxu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_maxu_PP __builtin_HEXAGON_A2_maxup
/* ==========================================================================
Assembly Syntax: Rd32=min(Rt32,Rs32)
C Intrinsic Prototype: Word32 Q6_R_min_RR(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_min_RR __builtin_HEXAGON_A2_min
/* ==========================================================================
Assembly Syntax: Rdd32=min(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_min_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_min_PP __builtin_HEXAGON_A2_minp
/* ==========================================================================
Assembly Syntax: Rd32=minu(Rt32,Rs32)
C Intrinsic Prototype: UWord32 Q6_R_minu_RR(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_minu_RR __builtin_HEXAGON_A2_minu
/* ==========================================================================
Assembly Syntax: Rdd32=minu(Rtt32,Rss32)
C Intrinsic Prototype: UWord64 Q6_P_minu_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_minu_PP __builtin_HEXAGON_A2_minup
/* ==========================================================================
Assembly Syntax: Rd32=neg(Rs32)
C Intrinsic Prototype: Word32 Q6_R_neg_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_neg_R __builtin_HEXAGON_A2_neg
/* ==========================================================================
Assembly Syntax: Rdd32=neg(Rss32)
C Intrinsic Prototype: Word64 Q6_P_neg_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_neg_P __builtin_HEXAGON_A2_negp
/* ==========================================================================
Assembly Syntax: Rd32=neg(Rs32):sat
C Intrinsic Prototype: Word32 Q6_R_neg_R_sat(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_neg_R_sat __builtin_HEXAGON_A2_negsat
/* ==========================================================================
Assembly Syntax: Rd32=not(Rs32)
C Intrinsic Prototype: Word32 Q6_R_not_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_not_R __builtin_HEXAGON_A2_not
/* ==========================================================================
Assembly Syntax: Rdd32=not(Rss32)
C Intrinsic Prototype: Word64 Q6_P_not_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_not_P __builtin_HEXAGON_A2_notp
/* ==========================================================================
Assembly Syntax: Rd32=or(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_or_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_or_RR __builtin_HEXAGON_A2_or
/* ==========================================================================
Assembly Syntax: Rd32=or(Rs32,#s10)
C Intrinsic Prototype: Word32 Q6_R_or_RI(Word32 Rs, Word32 Is10)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_or_RI __builtin_HEXAGON_A2_orir
/* ==========================================================================
Assembly Syntax: Rdd32=or(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_or_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_or_PP __builtin_HEXAGON_A2_orp
/* ==========================================================================
Assembly Syntax: Rd32=round(Rss32):sat
C Intrinsic Prototype: Word32 Q6_R_round_P_sat(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_round_P_sat __builtin_HEXAGON_A2_roundsat
/* ==========================================================================
Assembly Syntax: Rd32=sat(Rss32)
C Intrinsic Prototype: Word32 Q6_R_sat_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sat_P __builtin_HEXAGON_A2_sat
/* ==========================================================================
Assembly Syntax: Rd32=satb(Rs32)
C Intrinsic Prototype: Word32 Q6_R_satb_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_satb_R __builtin_HEXAGON_A2_satb
/* ==========================================================================
Assembly Syntax: Rd32=sath(Rs32)
C Intrinsic Prototype: Word32 Q6_R_sath_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sath_R __builtin_HEXAGON_A2_sath
/* ==========================================================================
Assembly Syntax: Rd32=satub(Rs32)
C Intrinsic Prototype: Word32 Q6_R_satub_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_satub_R __builtin_HEXAGON_A2_satub
/* ==========================================================================
Assembly Syntax: Rd32=satuh(Rs32)
C Intrinsic Prototype: Word32 Q6_R_satuh_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_satuh_R __builtin_HEXAGON_A2_satuh
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32,Rs32)
C Intrinsic Prototype: Word32 Q6_R_sub_RR(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_sub_RR __builtin_HEXAGON_A2_sub
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.h,Rs32.h):<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RhRh_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RhRh_s16 __builtin_HEXAGON_A2_subh_h16_hh
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.h,Rs32.l):<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RhRl_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RhRl_s16 __builtin_HEXAGON_A2_subh_h16_hl
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.h):<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RlRh_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRh_s16 __builtin_HEXAGON_A2_subh_h16_lh
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.l):<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RlRl_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRl_s16 __builtin_HEXAGON_A2_subh_h16_ll
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.h,Rs32.h):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RhRh_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RhRh_sat_s16 __builtin_HEXAGON_A2_subh_h16_sat_hh
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.h,Rs32.l):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RhRl_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RhRl_sat_s16 __builtin_HEXAGON_A2_subh_h16_sat_hl
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.h):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RlRh_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRh_sat_s16 __builtin_HEXAGON_A2_subh_h16_sat_lh
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.l):sat:<<16
C Intrinsic Prototype: Word32 Q6_R_sub_RlRl_sat_s16(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRl_sat_s16 __builtin_HEXAGON_A2_subh_h16_sat_ll
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.h)
C Intrinsic Prototype: Word32 Q6_R_sub_RlRh(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRh __builtin_HEXAGON_A2_subh_l16_hl
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.l)
C Intrinsic Prototype: Word32 Q6_R_sub_RlRl(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRl __builtin_HEXAGON_A2_subh_l16_ll
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.h):sat
C Intrinsic Prototype: Word32 Q6_R_sub_RlRh_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRh_sat __builtin_HEXAGON_A2_subh_l16_sat_hl
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32.l,Rs32.l):sat
C Intrinsic Prototype: Word32 Q6_R_sub_RlRl_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_RlRl_sat __builtin_HEXAGON_A2_subh_l16_sat_ll
/* ==========================================================================
Assembly Syntax: Rdd32=sub(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_sub_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_sub_PP __builtin_HEXAGON_A2_subp
/* ==========================================================================
Assembly Syntax: Rd32=sub(#s10,Rs32)
C Intrinsic Prototype: Word32 Q6_R_sub_IR(Word32 Is10, Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_sub_IR __builtin_HEXAGON_A2_subri
/* ==========================================================================
Assembly Syntax: Rd32=sub(Rt32,Rs32):sat
C Intrinsic Prototype: Word32 Q6_R_sub_RR_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_sub_RR_sat __builtin_HEXAGON_A2_subsat
/* ==========================================================================
Assembly Syntax: Rd32=vaddh(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_vaddh_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vaddh_RR __builtin_HEXAGON_A2_svaddh
/* ==========================================================================
Assembly Syntax: Rd32=vaddh(Rs32,Rt32):sat
C Intrinsic Prototype: Word32 Q6_R_vaddh_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vaddh_RR_sat __builtin_HEXAGON_A2_svaddhs
/* ==========================================================================
Assembly Syntax: Rd32=vadduh(Rs32,Rt32):sat
C Intrinsic Prototype: Word32 Q6_R_vadduh_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vadduh_RR_sat __builtin_HEXAGON_A2_svadduhs
/* ==========================================================================
Assembly Syntax: Rd32=vavgh(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_vavgh_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vavgh_RR __builtin_HEXAGON_A2_svavgh
/* ==========================================================================
Assembly Syntax: Rd32=vavgh(Rs32,Rt32):rnd
C Intrinsic Prototype: Word32 Q6_R_vavgh_RR_rnd(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vavgh_RR_rnd __builtin_HEXAGON_A2_svavghs
/* ==========================================================================
Assembly Syntax: Rd32=vnavgh(Rt32,Rs32)
C Intrinsic Prototype: Word32 Q6_R_vnavgh_RR(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vnavgh_RR __builtin_HEXAGON_A2_svnavgh
/* ==========================================================================
Assembly Syntax: Rd32=vsubh(Rt32,Rs32)
C Intrinsic Prototype: Word32 Q6_R_vsubh_RR(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vsubh_RR __builtin_HEXAGON_A2_svsubh
/* ==========================================================================
Assembly Syntax: Rd32=vsubh(Rt32,Rs32):sat
C Intrinsic Prototype: Word32 Q6_R_vsubh_RR_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vsubh_RR_sat __builtin_HEXAGON_A2_svsubhs
/* ==========================================================================
Assembly Syntax: Rd32=vsubuh(Rt32,Rs32):sat
C Intrinsic Prototype: Word32 Q6_R_vsubuh_RR_sat(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vsubuh_RR_sat __builtin_HEXAGON_A2_svsubuhs
/* ==========================================================================
Assembly Syntax: Rd32=swiz(Rs32)
C Intrinsic Prototype: Word32 Q6_R_swiz_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_swiz_R __builtin_HEXAGON_A2_swiz
/* ==========================================================================
Assembly Syntax: Rd32=sxtb(Rs32)
C Intrinsic Prototype: Word32 Q6_R_sxtb_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_sxtb_R __builtin_HEXAGON_A2_sxtb
/* ==========================================================================
Assembly Syntax: Rd32=sxth(Rs32)
C Intrinsic Prototype: Word32 Q6_R_sxth_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_sxth_R __builtin_HEXAGON_A2_sxth
/* ==========================================================================
Assembly Syntax: Rdd32=sxtw(Rs32)
C Intrinsic Prototype: Word64 Q6_P_sxtw_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_sxtw_R __builtin_HEXAGON_A2_sxtw
/* ==========================================================================
Assembly Syntax: Rd32=Rs32
C Intrinsic Prototype: Word32 Q6_R_equals_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_equals_R __builtin_HEXAGON_A2_tfr
/* ==========================================================================
Assembly Syntax: Rx32.h=#u16
C Intrinsic Prototype: Word32 Q6_Rh_equals_I(Word32 Rx, Word32 Iu16)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_Rh_equals_I __builtin_HEXAGON_A2_tfrih
/* ==========================================================================
Assembly Syntax: Rx32.l=#u16
C Intrinsic Prototype: Word32 Q6_Rl_equals_I(Word32 Rx, Word32 Iu16)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_Rl_equals_I __builtin_HEXAGON_A2_tfril
/* ==========================================================================
Assembly Syntax: Rdd32=Rss32
C Intrinsic Prototype: Word64 Q6_P_equals_P(Word64 Rss)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_equals_P __builtin_HEXAGON_A2_tfrp
/* ==========================================================================
Assembly Syntax: Rdd32=#s8
C Intrinsic Prototype: Word64 Q6_P_equals_I(Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_equals_I __builtin_HEXAGON_A2_tfrpi
/* ==========================================================================
Assembly Syntax: Rd32=#s16
C Intrinsic Prototype: Word32 Q6_R_equals_I(Word32 Is16)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_equals_I __builtin_HEXAGON_A2_tfrsi
/* ==========================================================================
Assembly Syntax: Rdd32=vabsh(Rss32)
C Intrinsic Prototype: Word64 Q6_P_vabsh_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsh_P __builtin_HEXAGON_A2_vabsh
/* ==========================================================================
Assembly Syntax: Rdd32=vabsh(Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vabsh_P_sat(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsh_P_sat __builtin_HEXAGON_A2_vabshsat
/* ==========================================================================
Assembly Syntax: Rdd32=vabsw(Rss32)
C Intrinsic Prototype: Word64 Q6_P_vabsw_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsw_P __builtin_HEXAGON_A2_vabsw
/* ==========================================================================
Assembly Syntax: Rdd32=vabsw(Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vabsw_P_sat(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsw_P_sat __builtin_HEXAGON_A2_vabswsat
/* ==========================================================================
Assembly Syntax: Rdd32=vaddb(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vaddb_PP(Word64 Rss, Word64 Rtt)
Instruction Type: MAPPING
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_vaddb_PP __builtin_HEXAGON_A2_vaddb_map
/* ==========================================================================
Assembly Syntax: Rdd32=vaddh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vaddh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaddh_PP __builtin_HEXAGON_A2_vaddh
/* ==========================================================================
Assembly Syntax: Rdd32=vaddh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vaddh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaddh_PP_sat __builtin_HEXAGON_A2_vaddhs
/* ==========================================================================
Assembly Syntax: Rdd32=vaddub(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vaddub_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaddub_PP __builtin_HEXAGON_A2_vaddub
/* ==========================================================================
Assembly Syntax: Rdd32=vaddub(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vaddub_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaddub_PP_sat __builtin_HEXAGON_A2_vaddubs
/* ==========================================================================
Assembly Syntax: Rdd32=vadduh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vadduh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vadduh_PP_sat __builtin_HEXAGON_A2_vadduhs
/* ==========================================================================
Assembly Syntax: Rdd32=vaddw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vaddw_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaddw_PP __builtin_HEXAGON_A2_vaddw
/* ==========================================================================
Assembly Syntax: Rdd32=vaddw(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vaddw_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaddw_PP_sat __builtin_HEXAGON_A2_vaddws
/* ==========================================================================
Assembly Syntax: Rdd32=vavgh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vavgh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgh_PP __builtin_HEXAGON_A2_vavgh
/* ==========================================================================
Assembly Syntax: Rdd32=vavgh(Rss32,Rtt32):crnd
C Intrinsic Prototype: Word64 Q6_P_vavgh_PP_crnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgh_PP_crnd __builtin_HEXAGON_A2_vavghcr
/* ==========================================================================
Assembly Syntax: Rdd32=vavgh(Rss32,Rtt32):rnd
C Intrinsic Prototype: Word64 Q6_P_vavgh_PP_rnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgh_PP_rnd __builtin_HEXAGON_A2_vavghr
/* ==========================================================================
Assembly Syntax: Rdd32=vavgub(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vavgub_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgub_PP __builtin_HEXAGON_A2_vavgub
/* ==========================================================================
Assembly Syntax: Rdd32=vavgub(Rss32,Rtt32):rnd
C Intrinsic Prototype: Word64 Q6_P_vavgub_PP_rnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgub_PP_rnd __builtin_HEXAGON_A2_vavgubr
/* ==========================================================================
Assembly Syntax: Rdd32=vavguh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vavguh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavguh_PP __builtin_HEXAGON_A2_vavguh
/* ==========================================================================
Assembly Syntax: Rdd32=vavguh(Rss32,Rtt32):rnd
C Intrinsic Prototype: Word64 Q6_P_vavguh_PP_rnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavguh_PP_rnd __builtin_HEXAGON_A2_vavguhr
/* ==========================================================================
Assembly Syntax: Rdd32=vavguw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vavguw_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavguw_PP __builtin_HEXAGON_A2_vavguw
/* ==========================================================================
Assembly Syntax: Rdd32=vavguw(Rss32,Rtt32):rnd
C Intrinsic Prototype: Word64 Q6_P_vavguw_PP_rnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavguw_PP_rnd __builtin_HEXAGON_A2_vavguwr
/* ==========================================================================
Assembly Syntax: Rdd32=vavgw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vavgw_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgw_PP __builtin_HEXAGON_A2_vavgw
/* ==========================================================================
Assembly Syntax: Rdd32=vavgw(Rss32,Rtt32):crnd
C Intrinsic Prototype: Word64 Q6_P_vavgw_PP_crnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgw_PP_crnd __builtin_HEXAGON_A2_vavgwcr
/* ==========================================================================
Assembly Syntax: Rdd32=vavgw(Rss32,Rtt32):rnd
C Intrinsic Prototype: Word64 Q6_P_vavgw_PP_rnd(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vavgw_PP_rnd __builtin_HEXAGON_A2_vavgwr
/* ==========================================================================
Assembly Syntax: Pd4=vcmpb.eq(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmpb_eq_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpb_eq_PP __builtin_HEXAGON_A2_vcmpbeq
/* ==========================================================================
Assembly Syntax: Pd4=vcmpb.gtu(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmpb_gtu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpb_gtu_PP __builtin_HEXAGON_A2_vcmpbgtu
/* ==========================================================================
Assembly Syntax: Pd4=vcmph.eq(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmph_eq_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmph_eq_PP __builtin_HEXAGON_A2_vcmpheq
/* ==========================================================================
Assembly Syntax: Pd4=vcmph.gt(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmph_gt_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmph_gt_PP __builtin_HEXAGON_A2_vcmphgt
/* ==========================================================================
Assembly Syntax: Pd4=vcmph.gtu(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmph_gtu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmph_gtu_PP __builtin_HEXAGON_A2_vcmphgtu
/* ==========================================================================
Assembly Syntax: Pd4=vcmpw.eq(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmpw_eq_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpw_eq_PP __builtin_HEXAGON_A2_vcmpweq
/* ==========================================================================
Assembly Syntax: Pd4=vcmpw.gt(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmpw_gt_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpw_gt_PP __builtin_HEXAGON_A2_vcmpwgt
/* ==========================================================================
Assembly Syntax: Pd4=vcmpw.gtu(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmpw_gtu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpw_gtu_PP __builtin_HEXAGON_A2_vcmpwgtu
/* ==========================================================================
Assembly Syntax: Rdd32=vconj(Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vconj_P_sat(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vconj_P_sat __builtin_HEXAGON_A2_vconj
/* ==========================================================================
Assembly Syntax: Rdd32=vmaxb(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vmaxb_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmaxb_PP __builtin_HEXAGON_A2_vmaxb
/* ==========================================================================
Assembly Syntax: Rdd32=vmaxh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vmaxh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmaxh_PP __builtin_HEXAGON_A2_vmaxh
/* ==========================================================================
Assembly Syntax: Rdd32=vmaxub(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vmaxub_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmaxub_PP __builtin_HEXAGON_A2_vmaxub
/* ==========================================================================
Assembly Syntax: Rdd32=vmaxuh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vmaxuh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmaxuh_PP __builtin_HEXAGON_A2_vmaxuh
/* ==========================================================================
Assembly Syntax: Rdd32=vmaxuw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vmaxuw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmaxuw_PP __builtin_HEXAGON_A2_vmaxuw
/* ==========================================================================
Assembly Syntax: Rdd32=vmaxw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vmaxw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmaxw_PP __builtin_HEXAGON_A2_vmaxw
/* ==========================================================================
Assembly Syntax: Rdd32=vminb(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vminb_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vminb_PP __builtin_HEXAGON_A2_vminb
/* ==========================================================================
Assembly Syntax: Rdd32=vminh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vminh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vminh_PP __builtin_HEXAGON_A2_vminh
/* ==========================================================================
Assembly Syntax: Rdd32=vminub(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vminub_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vminub_PP __builtin_HEXAGON_A2_vminub
/* ==========================================================================
Assembly Syntax: Rdd32=vminuh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vminuh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vminuh_PP __builtin_HEXAGON_A2_vminuh
/* ==========================================================================
Assembly Syntax: Rdd32=vminuw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vminuw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vminuw_PP __builtin_HEXAGON_A2_vminuw
/* ==========================================================================
Assembly Syntax: Rdd32=vminw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vminw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vminw_PP __builtin_HEXAGON_A2_vminw
/* ==========================================================================
Assembly Syntax: Rdd32=vnavgh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vnavgh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vnavgh_PP __builtin_HEXAGON_A2_vnavgh
/* ==========================================================================
Assembly Syntax: Rdd32=vnavgh(Rtt32,Rss32):crnd:sat
C Intrinsic Prototype: Word64 Q6_P_vnavgh_PP_crnd_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vnavgh_PP_crnd_sat __builtin_HEXAGON_A2_vnavghcr
/* ==========================================================================
Assembly Syntax: Rdd32=vnavgh(Rtt32,Rss32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vnavgh_PP_rnd_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vnavgh_PP_rnd_sat __builtin_HEXAGON_A2_vnavghr
/* ==========================================================================
Assembly Syntax: Rdd32=vnavgw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vnavgw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vnavgw_PP __builtin_HEXAGON_A2_vnavgw
/* ==========================================================================
Assembly Syntax: Rdd32=vnavgw(Rtt32,Rss32):crnd:sat
C Intrinsic Prototype: Word64 Q6_P_vnavgw_PP_crnd_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vnavgw_PP_crnd_sat __builtin_HEXAGON_A2_vnavgwcr
/* ==========================================================================
Assembly Syntax: Rdd32=vnavgw(Rtt32,Rss32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vnavgw_PP_rnd_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vnavgw_PP_rnd_sat __builtin_HEXAGON_A2_vnavgwr
/* ==========================================================================
Assembly Syntax: Rdd32=vraddub(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vraddub_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vraddub_PP __builtin_HEXAGON_A2_vraddub
/* ==========================================================================
Assembly Syntax: Rxx32+=vraddub(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vraddubacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vraddubacc_PP __builtin_HEXAGON_A2_vraddub_acc
/* ==========================================================================
Assembly Syntax: Rdd32=vrsadub(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrsadub_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrsadub_PP __builtin_HEXAGON_A2_vrsadub
/* ==========================================================================
Assembly Syntax: Rxx32+=vrsadub(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrsadubacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrsadubacc_PP __builtin_HEXAGON_A2_vrsadub_acc
/* ==========================================================================
Assembly Syntax: Rdd32=vsubb(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vsubb_PP(Word64 Rss, Word64 Rtt)
Instruction Type: MAPPING
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_vsubb_PP __builtin_HEXAGON_A2_vsubb_map
/* ==========================================================================
Assembly Syntax: Rdd32=vsubh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsubh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubh_PP __builtin_HEXAGON_A2_vsubh
/* ==========================================================================
Assembly Syntax: Rdd32=vsubh(Rtt32,Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vsubh_PP_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubh_PP_sat __builtin_HEXAGON_A2_vsubhs
/* ==========================================================================
Assembly Syntax: Rdd32=vsubub(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsubub_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubub_PP __builtin_HEXAGON_A2_vsubub
/* ==========================================================================
Assembly Syntax: Rdd32=vsubub(Rtt32,Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vsubub_PP_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubub_PP_sat __builtin_HEXAGON_A2_vsububs
/* ==========================================================================
Assembly Syntax: Rdd32=vsubuh(Rtt32,Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vsubuh_PP_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubuh_PP_sat __builtin_HEXAGON_A2_vsubuhs
/* ==========================================================================
Assembly Syntax: Rdd32=vsubw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsubw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubw_PP __builtin_HEXAGON_A2_vsubw
/* ==========================================================================
Assembly Syntax: Rdd32=vsubw(Rtt32,Rss32):sat
C Intrinsic Prototype: Word64 Q6_P_vsubw_PP_sat(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsubw_PP_sat __builtin_HEXAGON_A2_vsubws
/* ==========================================================================
Assembly Syntax: Rd32=xor(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_xor_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_xor_RR __builtin_HEXAGON_A2_xor
/* ==========================================================================
Assembly Syntax: Rdd32=xor(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_xor_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_xor_PP __builtin_HEXAGON_A2_xorp
/* ==========================================================================
Assembly Syntax: Rd32=zxtb(Rs32)
C Intrinsic Prototype: Word32 Q6_R_zxtb_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_zxtb_R __builtin_HEXAGON_A2_zxtb
/* ==========================================================================
Assembly Syntax: Rd32=zxth(Rs32)
C Intrinsic Prototype: Word32 Q6_R_zxth_R(Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_zxth_R __builtin_HEXAGON_A2_zxth
/* ==========================================================================
Assembly Syntax: Rd32=and(Rt32,~Rs32)
C Intrinsic Prototype: Word32 Q6_R_and_RnR(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_and_RnR __builtin_HEXAGON_A4_andn
/* ==========================================================================
Assembly Syntax: Rdd32=and(Rtt32,~Rss32)
C Intrinsic Prototype: Word64 Q6_P_and_PnP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_and_PnP __builtin_HEXAGON_A4_andnp
/* ==========================================================================
Assembly Syntax: Rdd32=bitsplit(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_bitsplit_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_bitsplit_RR __builtin_HEXAGON_A4_bitsplit
/* ==========================================================================
Assembly Syntax: Rdd32=bitsplit(Rs32,#u5)
C Intrinsic Prototype: Word64 Q6_P_bitsplit_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_bitsplit_RI __builtin_HEXAGON_A4_bitspliti
/* ==========================================================================
Assembly Syntax: Pd4=boundscheck(Rs32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_boundscheck_RP(Word32 Rs, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_boundscheck_RP __builtin_HEXAGON_A4_boundscheck
/* ==========================================================================
Assembly Syntax: Pd4=cmpb.eq(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmpb_eq_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmpb_eq_RR __builtin_HEXAGON_A4_cmpbeq
/* ==========================================================================
Assembly Syntax: Pd4=cmpb.eq(Rs32,#u8)
C Intrinsic Prototype: Byte Q6_p_cmpb_eq_RI(Word32 Rs, Word32 Iu8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmpb_eq_RI __builtin_HEXAGON_A4_cmpbeqi
/* ==========================================================================
Assembly Syntax: Pd4=cmpb.gt(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmpb_gt_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmpb_gt_RR __builtin_HEXAGON_A4_cmpbgt
/* ==========================================================================
Assembly Syntax: Pd4=cmpb.gt(Rs32,#s8)
C Intrinsic Prototype: Byte Q6_p_cmpb_gt_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmpb_gt_RI __builtin_HEXAGON_A4_cmpbgti
/* ==========================================================================
Assembly Syntax: Pd4=cmpb.gtu(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmpb_gtu_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmpb_gtu_RR __builtin_HEXAGON_A4_cmpbgtu
/* ==========================================================================
Assembly Syntax: Pd4=cmpb.gtu(Rs32,#u7)
C Intrinsic Prototype: Byte Q6_p_cmpb_gtu_RI(Word32 Rs, Word32 Iu7)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmpb_gtu_RI __builtin_HEXAGON_A4_cmpbgtui
/* ==========================================================================
Assembly Syntax: Pd4=cmph.eq(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmph_eq_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmph_eq_RR __builtin_HEXAGON_A4_cmpheq
/* ==========================================================================
Assembly Syntax: Pd4=cmph.eq(Rs32,#s8)
C Intrinsic Prototype: Byte Q6_p_cmph_eq_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmph_eq_RI __builtin_HEXAGON_A4_cmpheqi
/* ==========================================================================
Assembly Syntax: Pd4=cmph.gt(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmph_gt_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmph_gt_RR __builtin_HEXAGON_A4_cmphgt
/* ==========================================================================
Assembly Syntax: Pd4=cmph.gt(Rs32,#s8)
C Intrinsic Prototype: Byte Q6_p_cmph_gt_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmph_gt_RI __builtin_HEXAGON_A4_cmphgti
/* ==========================================================================
Assembly Syntax: Pd4=cmph.gtu(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmph_gtu_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmph_gtu_RR __builtin_HEXAGON_A4_cmphgtu
/* ==========================================================================
Assembly Syntax: Pd4=cmph.gtu(Rs32,#u7)
C Intrinsic Prototype: Byte Q6_p_cmph_gtu_RI(Word32 Rs, Word32 Iu7)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmph_gtu_RI __builtin_HEXAGON_A4_cmphgtui
/* ==========================================================================
Assembly Syntax: Rdd32=combine(#s8,Rs32)
C Intrinsic Prototype: Word64 Q6_P_combine_IR(Word32 Is8, Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_combine_IR __builtin_HEXAGON_A4_combineir
/* ==========================================================================
Assembly Syntax: Rdd32=combine(Rs32,#s8)
C Intrinsic Prototype: Word64 Q6_P_combine_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_combine_RI __builtin_HEXAGON_A4_combineri
/* ==========================================================================
Assembly Syntax: Rd32=cround(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_cround_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cround_RI __builtin_HEXAGON_A4_cround_ri
/* ==========================================================================
Assembly Syntax: Rd32=cround(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_cround_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cround_RR __builtin_HEXAGON_A4_cround_rr
/* ==========================================================================
Assembly Syntax: Rd32=modwrap(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_modwrap_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_modwrap_RR __builtin_HEXAGON_A4_modwrapu
/* ==========================================================================
Assembly Syntax: Rd32=or(Rt32,~Rs32)
C Intrinsic Prototype: Word32 Q6_R_or_RnR(Word32 Rt, Word32 Rs)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_or_RnR __builtin_HEXAGON_A4_orn
/* ==========================================================================
Assembly Syntax: Rdd32=or(Rtt32,~Rss32)
C Intrinsic Prototype: Word64 Q6_P_or_PnP(Word64 Rtt, Word64 Rss)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_or_PnP __builtin_HEXAGON_A4_ornp
/* ==========================================================================
Assembly Syntax: Rd32=cmp.eq(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_cmp_eq_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_cmp_eq_RR __builtin_HEXAGON_A4_rcmpeq
/* ==========================================================================
Assembly Syntax: Rd32=cmp.eq(Rs32,#s8)
C Intrinsic Prototype: Word32 Q6_R_cmp_eq_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_cmp_eq_RI __builtin_HEXAGON_A4_rcmpeqi
/* ==========================================================================
Assembly Syntax: Rd32=!cmp.eq(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_not_cmp_eq_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_not_cmp_eq_RR __builtin_HEXAGON_A4_rcmpneq
/* ==========================================================================
Assembly Syntax: Rd32=!cmp.eq(Rs32,#s8)
C Intrinsic Prototype: Word32 Q6_R_not_cmp_eq_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_not_cmp_eq_RI __builtin_HEXAGON_A4_rcmpneqi
/* ==========================================================================
Assembly Syntax: Rd32=round(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_round_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_round_RI __builtin_HEXAGON_A4_round_ri
/* ==========================================================================
Assembly Syntax: Rd32=round(Rs32,#u5):sat
C Intrinsic Prototype: Word32 Q6_R_round_RI_sat(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_round_RI_sat __builtin_HEXAGON_A4_round_ri_sat
/* ==========================================================================
Assembly Syntax: Rd32=round(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_round_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_round_RR __builtin_HEXAGON_A4_round_rr
/* ==========================================================================
Assembly Syntax: Rd32=round(Rs32,Rt32):sat
C Intrinsic Prototype: Word32 Q6_R_round_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_round_RR_sat __builtin_HEXAGON_A4_round_rr_sat
/* ==========================================================================
Assembly Syntax: Pd4=tlbmatch(Rss32,Rt32)
C Intrinsic Prototype: Byte Q6_p_tlbmatch_PR(Word64 Rss, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_tlbmatch_PR __builtin_HEXAGON_A4_tlbmatch
/* ==========================================================================
Assembly Syntax: Pd4=any8(vcmpb.eq(Rss32,Rtt32))
C Intrinsic Prototype: Byte Q6_p_any8_vcmpb_eq_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_any8_vcmpb_eq_PP __builtin_HEXAGON_A4_vcmpbeq_any
/* ==========================================================================
Assembly Syntax: Pd4=vcmpb.eq(Rss32,#u8)
C Intrinsic Prototype: Byte Q6_p_vcmpb_eq_PI(Word64 Rss, Word32 Iu8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpb_eq_PI __builtin_HEXAGON_A4_vcmpbeqi
/* ==========================================================================
Assembly Syntax: Pd4=vcmpb.gt(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_vcmpb_gt_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpb_gt_PP __builtin_HEXAGON_A4_vcmpbgt
/* ==========================================================================
Assembly Syntax: Pd4=vcmpb.gt(Rss32,#s8)
C Intrinsic Prototype: Byte Q6_p_vcmpb_gt_PI(Word64 Rss, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpb_gt_PI __builtin_HEXAGON_A4_vcmpbgti
/* ==========================================================================
Assembly Syntax: Pd4=vcmpb.gtu(Rss32,#u7)
C Intrinsic Prototype: Byte Q6_p_vcmpb_gtu_PI(Word64 Rss, Word32 Iu7)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpb_gtu_PI __builtin_HEXAGON_A4_vcmpbgtui
/* ==========================================================================
Assembly Syntax: Pd4=vcmph.eq(Rss32,#s8)
C Intrinsic Prototype: Byte Q6_p_vcmph_eq_PI(Word64 Rss, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmph_eq_PI __builtin_HEXAGON_A4_vcmpheqi
/* ==========================================================================
Assembly Syntax: Pd4=vcmph.gt(Rss32,#s8)
C Intrinsic Prototype: Byte Q6_p_vcmph_gt_PI(Word64 Rss, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmph_gt_PI __builtin_HEXAGON_A4_vcmphgti
/* ==========================================================================
Assembly Syntax: Pd4=vcmph.gtu(Rss32,#u7)
C Intrinsic Prototype: Byte Q6_p_vcmph_gtu_PI(Word64 Rss, Word32 Iu7)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmph_gtu_PI __builtin_HEXAGON_A4_vcmphgtui
/* ==========================================================================
Assembly Syntax: Pd4=vcmpw.eq(Rss32,#s8)
C Intrinsic Prototype: Byte Q6_p_vcmpw_eq_PI(Word64 Rss, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpw_eq_PI __builtin_HEXAGON_A4_vcmpweqi
/* ==========================================================================
Assembly Syntax: Pd4=vcmpw.gt(Rss32,#s8)
C Intrinsic Prototype: Byte Q6_p_vcmpw_gt_PI(Word64 Rss, Word32 Is8)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpw_gt_PI __builtin_HEXAGON_A4_vcmpwgti
/* ==========================================================================
Assembly Syntax: Pd4=vcmpw.gtu(Rss32,#u7)
C Intrinsic Prototype: Byte Q6_p_vcmpw_gtu_PI(Word64 Rss, Word32 Iu7)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_vcmpw_gtu_PI __builtin_HEXAGON_A4_vcmpwgtui
/* ==========================================================================
Assembly Syntax: Rxx32=vrmaxh(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrmaxh_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmaxh_PR __builtin_HEXAGON_A4_vrmaxh
/* ==========================================================================
Assembly Syntax: Rxx32=vrmaxuh(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrmaxuh_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmaxuh_PR __builtin_HEXAGON_A4_vrmaxuh
/* ==========================================================================
Assembly Syntax: Rxx32=vrmaxuw(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrmaxuw_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmaxuw_PR __builtin_HEXAGON_A4_vrmaxuw
/* ==========================================================================
Assembly Syntax: Rxx32=vrmaxw(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrmaxw_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmaxw_PR __builtin_HEXAGON_A4_vrmaxw
/* ==========================================================================
Assembly Syntax: Rxx32=vrminh(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrminh_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrminh_PR __builtin_HEXAGON_A4_vrminh
/* ==========================================================================
Assembly Syntax: Rxx32=vrminuh(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrminuh_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrminuh_PR __builtin_HEXAGON_A4_vrminuh
/* ==========================================================================
Assembly Syntax: Rxx32=vrminuw(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrminuw_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrminuw_PR __builtin_HEXAGON_A4_vrminuw
/* ==========================================================================
Assembly Syntax: Rxx32=vrminw(Rss32,Ru32)
C Intrinsic Prototype: Word64 Q6_P_vrminw_PR(Word64 Rxx, Word64 Rss, Word32 Ru)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrminw_PR __builtin_HEXAGON_A4_vrminw
/* ==========================================================================
Assembly Syntax: Rd32=vaddhub(Rss32,Rtt32):sat
C Intrinsic Prototype: Word32 Q6_R_vaddhub_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vaddhub_PP_sat __builtin_HEXAGON_A5_vaddhubs
/* ==========================================================================
Assembly Syntax: Pd4=all8(Ps4)
C Intrinsic Prototype: Byte Q6_p_all8_p(Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_all8_p __builtin_HEXAGON_C2_all8
/* ==========================================================================
Assembly Syntax: Pd4=and(Pt4,Ps4)
C Intrinsic Prototype: Byte Q6_p_and_pp(Byte Pt, Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_and_pp __builtin_HEXAGON_C2_and
/* ==========================================================================
Assembly Syntax: Pd4=and(Pt4,!Ps4)
C Intrinsic Prototype: Byte Q6_p_and_pnp(Byte Pt, Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_and_pnp __builtin_HEXAGON_C2_andn
/* ==========================================================================
Assembly Syntax: Pd4=any8(Ps4)
C Intrinsic Prototype: Byte Q6_p_any8_p(Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_any8_p __builtin_HEXAGON_C2_any8
/* ==========================================================================
Assembly Syntax: Pd4=bitsclr(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_bitsclr_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_bitsclr_RR __builtin_HEXAGON_C2_bitsclr
/* ==========================================================================
Assembly Syntax: Pd4=bitsclr(Rs32,#u6)
C Intrinsic Prototype: Byte Q6_p_bitsclr_RI(Word32 Rs, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_bitsclr_RI __builtin_HEXAGON_C2_bitsclri
/* ==========================================================================
Assembly Syntax: Pd4=bitsset(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_bitsset_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_bitsset_RR __builtin_HEXAGON_C2_bitsset
/* ==========================================================================
Assembly Syntax: Pd4=cmp.eq(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmp_eq_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_eq_RR __builtin_HEXAGON_C2_cmpeq
/* ==========================================================================
Assembly Syntax: Pd4=cmp.eq(Rs32,#s10)
C Intrinsic Prototype: Byte Q6_p_cmp_eq_RI(Word32 Rs, Word32 Is10)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_eq_RI __builtin_HEXAGON_C2_cmpeqi
/* ==========================================================================
Assembly Syntax: Pd4=cmp.eq(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_cmp_eq_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmp_eq_PP __builtin_HEXAGON_C2_cmpeqp
/* ==========================================================================
Assembly Syntax: Pd4=cmp.ge(Rs32,#s8)
C Intrinsic Prototype: Byte Q6_p_cmp_ge_RI(Word32 Rs, Word32 Is8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_ge_RI __builtin_HEXAGON_C2_cmpgei
/* ==========================================================================
Assembly Syntax: Pd4=cmp.geu(Rs32,#u8)
C Intrinsic Prototype: Byte Q6_p_cmp_geu_RI(Word32 Rs, Word32 Iu8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_geu_RI __builtin_HEXAGON_C2_cmpgeui
/* ==========================================================================
Assembly Syntax: Pd4=cmp.gt(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmp_gt_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_gt_RR __builtin_HEXAGON_C2_cmpgt
/* ==========================================================================
Assembly Syntax: Pd4=cmp.gt(Rs32,#s10)
C Intrinsic Prototype: Byte Q6_p_cmp_gt_RI(Word32 Rs, Word32 Is10)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_gt_RI __builtin_HEXAGON_C2_cmpgti
/* ==========================================================================
Assembly Syntax: Pd4=cmp.gt(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_cmp_gt_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmp_gt_PP __builtin_HEXAGON_C2_cmpgtp
/* ==========================================================================
Assembly Syntax: Pd4=cmp.gtu(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmp_gtu_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_gtu_RR __builtin_HEXAGON_C2_cmpgtu
/* ==========================================================================
Assembly Syntax: Pd4=cmp.gtu(Rs32,#u9)
C Intrinsic Prototype: Byte Q6_p_cmp_gtu_RI(Word32 Rs, Word32 Iu9)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_gtu_RI __builtin_HEXAGON_C2_cmpgtui
/* ==========================================================================
Assembly Syntax: Pd4=cmp.gtu(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_cmp_gtu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_cmp_gtu_PP __builtin_HEXAGON_C2_cmpgtup
/* ==========================================================================
Assembly Syntax: Pd4=cmp.lt(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmp_lt_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_lt_RR __builtin_HEXAGON_C2_cmplt
/* ==========================================================================
Assembly Syntax: Pd4=cmp.ltu(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_cmp_ltu_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_cmp_ltu_RR __builtin_HEXAGON_C2_cmpltu
/* ==========================================================================
Assembly Syntax: Rdd32=mask(Pt4)
C Intrinsic Prototype: Word64 Q6_P_mask_p(Byte Pt)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mask_p __builtin_HEXAGON_C2_mask
/* ==========================================================================
Assembly Syntax: Rd32=mux(Pu4,Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mux_pRR(Byte Pu, Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_mux_pRR __builtin_HEXAGON_C2_mux
/* ==========================================================================
Assembly Syntax: Rd32=mux(Pu4,#s8,#S8)
C Intrinsic Prototype: Word32 Q6_R_mux_pII(Byte Pu, Word32 Is8, Word32 IS8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_mux_pII __builtin_HEXAGON_C2_muxii
/* ==========================================================================
Assembly Syntax: Rd32=mux(Pu4,Rs32,#s8)
C Intrinsic Prototype: Word32 Q6_R_mux_pRI(Byte Pu, Word32 Rs, Word32 Is8)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_mux_pRI __builtin_HEXAGON_C2_muxir
/* ==========================================================================
Assembly Syntax: Rd32=mux(Pu4,#s8,Rs32)
C Intrinsic Prototype: Word32 Q6_R_mux_pIR(Byte Pu, Word32 Is8, Word32 Rs)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_mux_pIR __builtin_HEXAGON_C2_muxri
/* ==========================================================================
Assembly Syntax: Pd4=not(Ps4)
C Intrinsic Prototype: Byte Q6_p_not_p(Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_p __builtin_HEXAGON_C2_not
/* ==========================================================================
Assembly Syntax: Pd4=or(Pt4,Ps4)
C Intrinsic Prototype: Byte Q6_p_or_pp(Byte Pt, Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_or_pp __builtin_HEXAGON_C2_or
/* ==========================================================================
Assembly Syntax: Pd4=or(Pt4,!Ps4)
C Intrinsic Prototype: Byte Q6_p_or_pnp(Byte Pt, Byte Ps)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_or_pnp __builtin_HEXAGON_C2_orn
/* ==========================================================================
Assembly Syntax: Pd4=Ps4
C Intrinsic Prototype: Byte Q6_p_equals_p(Byte Ps)
Instruction Type: MAPPING
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_equals_p __builtin_HEXAGON_C2_pxfer_map
/* ==========================================================================
Assembly Syntax: Rd32=Ps4
C Intrinsic Prototype: Word32 Q6_R_equals_p(Byte Ps)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_equals_p __builtin_HEXAGON_C2_tfrpr
/* ==========================================================================
Assembly Syntax: Pd4=Rs32
C Intrinsic Prototype: Byte Q6_p_equals_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_equals_R __builtin_HEXAGON_C2_tfrrp
/* ==========================================================================
Assembly Syntax: Rd32=vitpack(Ps4,Pt4)
C Intrinsic Prototype: Word32 Q6_R_vitpack_pp(Byte Ps, Byte Pt)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vitpack_pp __builtin_HEXAGON_C2_vitpack
/* ==========================================================================
Assembly Syntax: Rdd32=vmux(Pu4,Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vmux_pPP(Byte Pu, Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmux_pPP __builtin_HEXAGON_C2_vmux
/* ==========================================================================
Assembly Syntax: Pd4=xor(Ps4,Pt4)
C Intrinsic Prototype: Byte Q6_p_xor_pp(Byte Ps, Byte Pt)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_xor_pp __builtin_HEXAGON_C2_xor
/* ==========================================================================
Assembly Syntax: Pd4=and(Ps4,and(Pt4,Pu4))
C Intrinsic Prototype: Byte Q6_p_and_and_ppp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_and_and_ppp __builtin_HEXAGON_C4_and_and
/* ==========================================================================
Assembly Syntax: Pd4=and(Ps4,and(Pt4,!Pu4))
C Intrinsic Prototype: Byte Q6_p_and_and_ppnp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_and_and_ppnp __builtin_HEXAGON_C4_and_andn
/* ==========================================================================
Assembly Syntax: Pd4=and(Ps4,or(Pt4,Pu4))
C Intrinsic Prototype: Byte Q6_p_and_or_ppp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_and_or_ppp __builtin_HEXAGON_C4_and_or
/* ==========================================================================
Assembly Syntax: Pd4=and(Ps4,or(Pt4,!Pu4))
C Intrinsic Prototype: Byte Q6_p_and_or_ppnp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_and_or_ppnp __builtin_HEXAGON_C4_and_orn
/* ==========================================================================
Assembly Syntax: Pd4=!cmp.gt(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_not_cmp_gt_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_not_cmp_gt_RR __builtin_HEXAGON_C4_cmplte
/* ==========================================================================
Assembly Syntax: Pd4=!cmp.gt(Rs32,#s10)
C Intrinsic Prototype: Byte Q6_p_not_cmp_gt_RI(Word32 Rs, Word32 Is10)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_not_cmp_gt_RI __builtin_HEXAGON_C4_cmpltei
/* ==========================================================================
Assembly Syntax: Pd4=!cmp.gtu(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_not_cmp_gtu_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_not_cmp_gtu_RR __builtin_HEXAGON_C4_cmplteu
/* ==========================================================================
Assembly Syntax: Pd4=!cmp.gtu(Rs32,#u9)
C Intrinsic Prototype: Byte Q6_p_not_cmp_gtu_RI(Word32 Rs, Word32 Iu9)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_not_cmp_gtu_RI __builtin_HEXAGON_C4_cmplteui
/* ==========================================================================
Assembly Syntax: Pd4=!cmp.eq(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_not_cmp_eq_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_not_cmp_eq_RR __builtin_HEXAGON_C4_cmpneq
/* ==========================================================================
Assembly Syntax: Pd4=!cmp.eq(Rs32,#s10)
C Intrinsic Prototype: Byte Q6_p_not_cmp_eq_RI(Word32 Rs, Word32 Is10)
Instruction Type: ALU32_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_p_not_cmp_eq_RI __builtin_HEXAGON_C4_cmpneqi
/* ==========================================================================
Assembly Syntax: Pd4=fastcorner9(Ps4,Pt4)
C Intrinsic Prototype: Byte Q6_p_fastcorner9_pp(Byte Ps, Byte Pt)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_fastcorner9_pp __builtin_HEXAGON_C4_fastcorner9
/* ==========================================================================
Assembly Syntax: Pd4=!fastcorner9(Ps4,Pt4)
C Intrinsic Prototype: Byte Q6_p_not_fastcorner9_pp(Byte Ps, Byte Pt)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_fastcorner9_pp __builtin_HEXAGON_C4_fastcorner9_not
/* ==========================================================================
Assembly Syntax: Pd4=!bitsclr(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_not_bitsclr_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_bitsclr_RR __builtin_HEXAGON_C4_nbitsclr
/* ==========================================================================
Assembly Syntax: Pd4=!bitsclr(Rs32,#u6)
C Intrinsic Prototype: Byte Q6_p_not_bitsclr_RI(Word32 Rs, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_bitsclr_RI __builtin_HEXAGON_C4_nbitsclri
/* ==========================================================================
Assembly Syntax: Pd4=!bitsset(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_not_bitsset_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_bitsset_RR __builtin_HEXAGON_C4_nbitsset
/* ==========================================================================
Assembly Syntax: Pd4=or(Ps4,and(Pt4,Pu4))
C Intrinsic Prototype: Byte Q6_p_or_and_ppp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_or_and_ppp __builtin_HEXAGON_C4_or_and
/* ==========================================================================
Assembly Syntax: Pd4=or(Ps4,and(Pt4,!Pu4))
C Intrinsic Prototype: Byte Q6_p_or_and_ppnp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_or_and_ppnp __builtin_HEXAGON_C4_or_andn
/* ==========================================================================
Assembly Syntax: Pd4=or(Ps4,or(Pt4,Pu4))
C Intrinsic Prototype: Byte Q6_p_or_or_ppp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_or_or_ppp __builtin_HEXAGON_C4_or_or
/* ==========================================================================
Assembly Syntax: Pd4=or(Ps4,or(Pt4,!Pu4))
C Intrinsic Prototype: Byte Q6_p_or_or_ppnp(Byte Ps, Byte Pt, Byte Pu)
Instruction Type: CR
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_or_or_ppnp __builtin_HEXAGON_C4_or_orn
/* ==========================================================================
Assembly Syntax: Rdd32=convert_d2df(Rss32)
C Intrinsic Prototype: Float64 Q6_P_convert_d2df_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_d2df_P __builtin_HEXAGON_F2_conv_d2df
/* ==========================================================================
Assembly Syntax: Rd32=convert_d2sf(Rss32)
C Intrinsic Prototype: Float32 Q6_R_convert_d2sf_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_d2sf_P __builtin_HEXAGON_F2_conv_d2sf
/* ==========================================================================
Assembly Syntax: Rdd32=convert_df2d(Rss32)
C Intrinsic Prototype: Word64 Q6_P_convert_df2d_P(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_df2d_P __builtin_HEXAGON_F2_conv_df2d
/* ==========================================================================
Assembly Syntax: Rdd32=convert_df2d(Rss32):chop
C Intrinsic Prototype: Word64 Q6_P_convert_df2d_P_chop(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_df2d_P_chop __builtin_HEXAGON_F2_conv_df2d_chop
/* ==========================================================================
Assembly Syntax: Rd32=convert_df2sf(Rss32)
C Intrinsic Prototype: Float32 Q6_R_convert_df2sf_P(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_df2sf_P __builtin_HEXAGON_F2_conv_df2sf
/* ==========================================================================
Assembly Syntax: Rdd32=convert_df2ud(Rss32)
C Intrinsic Prototype: Word64 Q6_P_convert_df2ud_P(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_df2ud_P __builtin_HEXAGON_F2_conv_df2ud
/* ==========================================================================
Assembly Syntax: Rdd32=convert_df2ud(Rss32):chop
C Intrinsic Prototype: Word64 Q6_P_convert_df2ud_P_chop(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_df2ud_P_chop __builtin_HEXAGON_F2_conv_df2ud_chop
/* ==========================================================================
Assembly Syntax: Rd32=convert_df2uw(Rss32)
C Intrinsic Prototype: Word32 Q6_R_convert_df2uw_P(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_df2uw_P __builtin_HEXAGON_F2_conv_df2uw
/* ==========================================================================
Assembly Syntax: Rd32=convert_df2uw(Rss32):chop
C Intrinsic Prototype: Word32 Q6_R_convert_df2uw_P_chop(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_df2uw_P_chop __builtin_HEXAGON_F2_conv_df2uw_chop
/* ==========================================================================
Assembly Syntax: Rd32=convert_df2w(Rss32)
C Intrinsic Prototype: Word32 Q6_R_convert_df2w_P(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_df2w_P __builtin_HEXAGON_F2_conv_df2w
/* ==========================================================================
Assembly Syntax: Rd32=convert_df2w(Rss32):chop
C Intrinsic Prototype: Word32 Q6_R_convert_df2w_P_chop(Float64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_df2w_P_chop __builtin_HEXAGON_F2_conv_df2w_chop
/* ==========================================================================
Assembly Syntax: Rdd32=convert_sf2d(Rs32)
C Intrinsic Prototype: Word64 Q6_P_convert_sf2d_R(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_sf2d_R __builtin_HEXAGON_F2_conv_sf2d
/* ==========================================================================
Assembly Syntax: Rdd32=convert_sf2d(Rs32):chop
C Intrinsic Prototype: Word64 Q6_P_convert_sf2d_R_chop(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_sf2d_R_chop __builtin_HEXAGON_F2_conv_sf2d_chop
/* ==========================================================================
Assembly Syntax: Rdd32=convert_sf2df(Rs32)
C Intrinsic Prototype: Float64 Q6_P_convert_sf2df_R(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_sf2df_R __builtin_HEXAGON_F2_conv_sf2df
/* ==========================================================================
Assembly Syntax: Rdd32=convert_sf2ud(Rs32)
C Intrinsic Prototype: Word64 Q6_P_convert_sf2ud_R(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_sf2ud_R __builtin_HEXAGON_F2_conv_sf2ud
/* ==========================================================================
Assembly Syntax: Rdd32=convert_sf2ud(Rs32):chop
C Intrinsic Prototype: Word64 Q6_P_convert_sf2ud_R_chop(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_sf2ud_R_chop __builtin_HEXAGON_F2_conv_sf2ud_chop
/* ==========================================================================
Assembly Syntax: Rd32=convert_sf2uw(Rs32)
C Intrinsic Prototype: Word32 Q6_R_convert_sf2uw_R(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_sf2uw_R __builtin_HEXAGON_F2_conv_sf2uw
/* ==========================================================================
Assembly Syntax: Rd32=convert_sf2uw(Rs32):chop
C Intrinsic Prototype: Word32 Q6_R_convert_sf2uw_R_chop(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_sf2uw_R_chop __builtin_HEXAGON_F2_conv_sf2uw_chop
/* ==========================================================================
Assembly Syntax: Rd32=convert_sf2w(Rs32)
C Intrinsic Prototype: Word32 Q6_R_convert_sf2w_R(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_sf2w_R __builtin_HEXAGON_F2_conv_sf2w
/* ==========================================================================
Assembly Syntax: Rd32=convert_sf2w(Rs32):chop
C Intrinsic Prototype: Word32 Q6_R_convert_sf2w_R_chop(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_sf2w_R_chop __builtin_HEXAGON_F2_conv_sf2w_chop
/* ==========================================================================
Assembly Syntax: Rdd32=convert_ud2df(Rss32)
C Intrinsic Prototype: Float64 Q6_P_convert_ud2df_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_ud2df_P __builtin_HEXAGON_F2_conv_ud2df
/* ==========================================================================
Assembly Syntax: Rd32=convert_ud2sf(Rss32)
C Intrinsic Prototype: Float32 Q6_R_convert_ud2sf_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_ud2sf_P __builtin_HEXAGON_F2_conv_ud2sf
/* ==========================================================================
Assembly Syntax: Rdd32=convert_uw2df(Rs32)
C Intrinsic Prototype: Float64 Q6_P_convert_uw2df_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_uw2df_R __builtin_HEXAGON_F2_conv_uw2df
/* ==========================================================================
Assembly Syntax: Rd32=convert_uw2sf(Rs32)
C Intrinsic Prototype: Float32 Q6_R_convert_uw2sf_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_uw2sf_R __builtin_HEXAGON_F2_conv_uw2sf
/* ==========================================================================
Assembly Syntax: Rdd32=convert_w2df(Rs32)
C Intrinsic Prototype: Float64 Q6_P_convert_w2df_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_convert_w2df_R __builtin_HEXAGON_F2_conv_w2df
/* ==========================================================================
Assembly Syntax: Rd32=convert_w2sf(Rs32)
C Intrinsic Prototype: Float32 Q6_R_convert_w2sf_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_convert_w2sf_R __builtin_HEXAGON_F2_conv_w2sf
/* ==========================================================================
Assembly Syntax: Pd4=dfclass(Rss32,#u5)
C Intrinsic Prototype: Byte Q6_p_dfclass_PI(Float64 Rss, Word32 Iu5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_dfclass_PI __builtin_HEXAGON_F2_dfclass
/* ==========================================================================
Assembly Syntax: Pd4=dfcmp.eq(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_dfcmp_eq_PP(Float64 Rss, Float64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_dfcmp_eq_PP __builtin_HEXAGON_F2_dfcmpeq
/* ==========================================================================
Assembly Syntax: Pd4=dfcmp.ge(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_dfcmp_ge_PP(Float64 Rss, Float64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_dfcmp_ge_PP __builtin_HEXAGON_F2_dfcmpge
/* ==========================================================================
Assembly Syntax: Pd4=dfcmp.gt(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_dfcmp_gt_PP(Float64 Rss, Float64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_dfcmp_gt_PP __builtin_HEXAGON_F2_dfcmpgt
/* ==========================================================================
Assembly Syntax: Pd4=dfcmp.uo(Rss32,Rtt32)
C Intrinsic Prototype: Byte Q6_p_dfcmp_uo_PP(Float64 Rss, Float64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_dfcmp_uo_PP __builtin_HEXAGON_F2_dfcmpuo
/* ==========================================================================
Assembly Syntax: Rdd32=dfmake(#u10):neg
C Intrinsic Prototype: Float64 Q6_P_dfmake_I_neg(Word32 Iu10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmake_I_neg __builtin_HEXAGON_F2_dfimm_n
/* ==========================================================================
Assembly Syntax: Rdd32=dfmake(#u10):pos
C Intrinsic Prototype: Float64 Q6_P_dfmake_I_pos(Word32 Iu10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmake_I_pos __builtin_HEXAGON_F2_dfimm_p
/* ==========================================================================
Assembly Syntax: Rd32=sfadd(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfadd_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfadd_RR __builtin_HEXAGON_F2_sfadd
/* ==========================================================================
Assembly Syntax: Pd4=sfclass(Rs32,#u5)
C Intrinsic Prototype: Byte Q6_p_sfclass_RI(Float32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_sfclass_RI __builtin_HEXAGON_F2_sfclass
/* ==========================================================================
Assembly Syntax: Pd4=sfcmp.eq(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_sfcmp_eq_RR(Float32 Rs, Float32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_sfcmp_eq_RR __builtin_HEXAGON_F2_sfcmpeq
/* ==========================================================================
Assembly Syntax: Pd4=sfcmp.ge(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_sfcmp_ge_RR(Float32 Rs, Float32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_sfcmp_ge_RR __builtin_HEXAGON_F2_sfcmpge
/* ==========================================================================
Assembly Syntax: Pd4=sfcmp.gt(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_sfcmp_gt_RR(Float32 Rs, Float32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_sfcmp_gt_RR __builtin_HEXAGON_F2_sfcmpgt
/* ==========================================================================
Assembly Syntax: Pd4=sfcmp.uo(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_sfcmp_uo_RR(Float32 Rs, Float32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_sfcmp_uo_RR __builtin_HEXAGON_F2_sfcmpuo
/* ==========================================================================
Assembly Syntax: Rd32=sffixupd(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sffixupd_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sffixupd_RR __builtin_HEXAGON_F2_sffixupd
/* ==========================================================================
Assembly Syntax: Rd32=sffixupn(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sffixupn_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sffixupn_RR __builtin_HEXAGON_F2_sffixupn
/* ==========================================================================
Assembly Syntax: Rd32=sffixupr(Rs32)
C Intrinsic Prototype: Float32 Q6_R_sffixupr_R(Float32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sffixupr_R __builtin_HEXAGON_F2_sffixupr
/* ==========================================================================
Assembly Syntax: Rx32+=sfmpy(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfmpyacc_RR(Float32 Rx, Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmpyacc_RR __builtin_HEXAGON_F2_sffma
/* ==========================================================================
Assembly Syntax: Rx32+=sfmpy(Rs32,Rt32):lib
C Intrinsic Prototype: Float32 Q6_R_sfmpyacc_RR_lib(Float32 Rx, Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmpyacc_RR_lib __builtin_HEXAGON_F2_sffma_lib
/* ==========================================================================
Assembly Syntax: Rx32+=sfmpy(Rs32,Rt32,Pu4):scale
C Intrinsic Prototype: Float32 Q6_R_sfmpyacc_RRp_scale(Float32 Rx, Float32 Rs, Float32 Rt, Byte Pu)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmpyacc_RRp_scale __builtin_HEXAGON_F2_sffma_sc
/* ==========================================================================
Assembly Syntax: Rx32-=sfmpy(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfmpynac_RR(Float32 Rx, Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmpynac_RR __builtin_HEXAGON_F2_sffms
/* ==========================================================================
Assembly Syntax: Rx32-=sfmpy(Rs32,Rt32):lib
C Intrinsic Prototype: Float32 Q6_R_sfmpynac_RR_lib(Float32 Rx, Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmpynac_RR_lib __builtin_HEXAGON_F2_sffms_lib
/* ==========================================================================
Assembly Syntax: Rd32=sfmake(#u10):neg
C Intrinsic Prototype: Float32 Q6_R_sfmake_I_neg(Word32 Iu10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmake_I_neg __builtin_HEXAGON_F2_sfimm_n
/* ==========================================================================
Assembly Syntax: Rd32=sfmake(#u10):pos
C Intrinsic Prototype: Float32 Q6_R_sfmake_I_pos(Word32 Iu10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmake_I_pos __builtin_HEXAGON_F2_sfimm_p
/* ==========================================================================
Assembly Syntax: Rd32=sfmax(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfmax_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmax_RR __builtin_HEXAGON_F2_sfmax
/* ==========================================================================
Assembly Syntax: Rd32=sfmin(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfmin_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmin_RR __builtin_HEXAGON_F2_sfmin
/* ==========================================================================
Assembly Syntax: Rd32=sfmpy(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfmpy_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfmpy_RR __builtin_HEXAGON_F2_sfmpy
/* ==========================================================================
Assembly Syntax: Rd32=sfsub(Rs32,Rt32)
C Intrinsic Prototype: Float32 Q6_R_sfsub_RR(Float32 Rs, Float32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sfsub_RR __builtin_HEXAGON_F2_sfsub
/* ==========================================================================
Assembly Syntax: Rd32=memb(Rx32++#s4:0:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memb_IM_circ(void** Rx, Word32 Is4_0, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memb_IM_circ __builtin_HEXAGON_L2_loadrb_pci
/* ==========================================================================
Assembly Syntax: Rd32=memb(Rx32++I:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memb_M_circ(void** Rx, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memb_M_circ __builtin_HEXAGON_L2_loadrb_pcr
/* ==========================================================================
Assembly Syntax: Rdd32=memd(Rx32++#s4:3:circ(Mu2))
C Intrinsic Prototype: Word64 Q6_P_memd_IM_circ(void** Rx, Word32 Is4_3, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_P_memd_IM_circ __builtin_HEXAGON_L2_loadrd_pci
/* ==========================================================================
Assembly Syntax: Rdd32=memd(Rx32++I:circ(Mu2))
C Intrinsic Prototype: Word64 Q6_P_memd_M_circ(void** Rx, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_P_memd_M_circ __builtin_HEXAGON_L2_loadrd_pcr
/* ==========================================================================
Assembly Syntax: Rd32=memh(Rx32++#s4:1:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memh_IM_circ(void** Rx, Word32 Is4_1, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memh_IM_circ __builtin_HEXAGON_L2_loadrh_pci
/* ==========================================================================
Assembly Syntax: Rd32=memh(Rx32++I:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memh_M_circ(void** Rx, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memh_M_circ __builtin_HEXAGON_L2_loadrh_pcr
/* ==========================================================================
Assembly Syntax: Rd32=memw(Rx32++#s4:2:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memw_IM_circ(void** Rx, Word32 Is4_2, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memw_IM_circ __builtin_HEXAGON_L2_loadri_pci
/* ==========================================================================
Assembly Syntax: Rd32=memw(Rx32++I:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memw_M_circ(void** Rx, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memw_M_circ __builtin_HEXAGON_L2_loadri_pcr
/* ==========================================================================
Assembly Syntax: Rd32=memub(Rx32++#s4:0:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memub_IM_circ(void** Rx, Word32 Is4_0, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memub_IM_circ __builtin_HEXAGON_L2_loadrub_pci
/* ==========================================================================
Assembly Syntax: Rd32=memub(Rx32++I:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memub_M_circ(void** Rx, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memub_M_circ __builtin_HEXAGON_L2_loadrub_pcr
/* ==========================================================================
Assembly Syntax: Rd32=memuh(Rx32++#s4:1:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memuh_IM_circ(void** Rx, Word32 Is4_1, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memuh_IM_circ __builtin_HEXAGON_L2_loadruh_pci
/* ==========================================================================
Assembly Syntax: Rd32=memuh(Rx32++I:circ(Mu2))
C Intrinsic Prototype: Word32 Q6_R_memuh_M_circ(void** Rx, Word32 Mu, void* BaseAddress)
Instruction Type: LD
Execution Slots: SLOT01
========================================================================== */
#define Q6_R_memuh_M_circ __builtin_HEXAGON_L2_loadruh_pcr
/* ==========================================================================
Assembly Syntax: Rx32+=add(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_addacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_addacc_RR __builtin_HEXAGON_M2_acci
/* ==========================================================================
Assembly Syntax: Rx32+=add(Rs32,#s8)
C Intrinsic Prototype: Word32 Q6_R_addacc_RI(Word32 Rx, Word32 Rs, Word32 Is8)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_addacc_RI __builtin_HEXAGON_M2_accii
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpyi(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyiacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyiacc_RR __builtin_HEXAGON_M2_cmaci_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpyr(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyracc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyracc_RR __builtin_HEXAGON_M2_cmacr_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpy(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_cmpyacc_RR_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyacc_RR_sat __builtin_HEXAGON_M2_cmacs_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpy(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_cmpyacc_RR_s1_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyacc_RR_s1_sat __builtin_HEXAGON_M2_cmacs_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpy(Rs32,Rt32*):sat
C Intrinsic Prototype: Word64 Q6_P_cmpyacc_RR_conj_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyacc_RR_conj_sat __builtin_HEXAGON_M2_cmacsc_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpy(Rs32,Rt32*):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_cmpyacc_RR_conj_s1_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyacc_RR_conj_s1_sat __builtin_HEXAGON_M2_cmacsc_s1
/* ==========================================================================
Assembly Syntax: Rdd32=cmpyi(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyi_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyi_RR __builtin_HEXAGON_M2_cmpyi_s0
/* ==========================================================================
Assembly Syntax: Rdd32=cmpyr(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyr_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpyr_RR __builtin_HEXAGON_M2_cmpyr_s0
/* ==========================================================================
Assembly Syntax: Rd32=cmpy(Rs32,Rt32):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpy_RR_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpy_RR_rnd_sat __builtin_HEXAGON_M2_cmpyrs_s0
/* ==========================================================================
Assembly Syntax: Rd32=cmpy(Rs32,Rt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpy_RR_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpy_RR_s1_rnd_sat __builtin_HEXAGON_M2_cmpyrs_s1
/* ==========================================================================
Assembly Syntax: Rd32=cmpy(Rs32,Rt32*):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpy_RR_conj_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpy_RR_conj_rnd_sat __builtin_HEXAGON_M2_cmpyrsc_s0
/* ==========================================================================
Assembly Syntax: Rd32=cmpy(Rs32,Rt32*):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpy_RR_conj_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpy_RR_conj_s1_rnd_sat __builtin_HEXAGON_M2_cmpyrsc_s1
/* ==========================================================================
Assembly Syntax: Rdd32=cmpy(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_cmpy_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpy_RR_sat __builtin_HEXAGON_M2_cmpys_s0
/* ==========================================================================
Assembly Syntax: Rdd32=cmpy(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_cmpy_RR_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpy_RR_s1_sat __builtin_HEXAGON_M2_cmpys_s1
/* ==========================================================================
Assembly Syntax: Rdd32=cmpy(Rs32,Rt32*):sat
C Intrinsic Prototype: Word64 Q6_P_cmpy_RR_conj_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpy_RR_conj_sat __builtin_HEXAGON_M2_cmpysc_s0
/* ==========================================================================
Assembly Syntax: Rdd32=cmpy(Rs32,Rt32*):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_cmpy_RR_conj_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpy_RR_conj_s1_sat __builtin_HEXAGON_M2_cmpysc_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=cmpy(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_cmpynac_RR_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpynac_RR_sat __builtin_HEXAGON_M2_cnacs_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=cmpy(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_cmpynac_RR_s1_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpynac_RR_s1_sat __builtin_HEXAGON_M2_cnacs_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=cmpy(Rs32,Rt32*):sat
C Intrinsic Prototype: Word64 Q6_P_cmpynac_RR_conj_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpynac_RR_conj_sat __builtin_HEXAGON_M2_cnacsc_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=cmpy(Rs32,Rt32*):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_cmpynac_RR_conj_s1_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cmpynac_RR_conj_s1_sat __builtin_HEXAGON_M2_cnacsc_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RR __builtin_HEXAGON_M2_dpmpyss_acc_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_mpynac_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RR __builtin_HEXAGON_M2_dpmpyss_nac_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32):rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RR_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RR_rnd __builtin_HEXAGON_M2_dpmpyss_rnd_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_mpy_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RR __builtin_HEXAGON_M2_dpmpyss_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RR __builtin_HEXAGON_M2_dpmpyuu_acc_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RR __builtin_HEXAGON_M2_dpmpyuu_nac_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32,Rt32)
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RR __builtin_HEXAGON_M2_dpmpyuu_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32.h):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RRh_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RRh_s1_rnd_sat __builtin_HEXAGON_M2_hmmpyh_rs1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RRh_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RRh_s1_sat __builtin_HEXAGON_M2_hmmpyh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32.l):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RRl_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RRl_s1_rnd_sat __builtin_HEXAGON_M2_hmmpyl_rs1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RRl_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RRl_s1_sat __builtin_HEXAGON_M2_hmmpyl_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpyi(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mpyiacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyiacc_RR __builtin_HEXAGON_M2_maci
/* ==========================================================================
Assembly Syntax: Rx32-=mpyi(Rs32,#u8)
C Intrinsic Prototype: Word32 Q6_R_mpyinac_RI(Word32 Rx, Word32 Rs, Word32 Iu8)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyinac_RI __builtin_HEXAGON_M2_macsin
/* ==========================================================================
Assembly Syntax: Rx32+=mpyi(Rs32,#u8)
C Intrinsic Prototype: Word32 Q6_R_mpyiacc_RI(Word32 Rx, Word32 Rs, Word32 Iu8)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyiacc_RI __builtin_HEXAGON_M2_macsip
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywoh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywohacc_PP_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywohacc_PP_rnd_sat __builtin_HEXAGON_M2_mmachs_rs0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywoh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywohacc_PP_s1_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywohacc_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmachs_rs1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywoh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpywohacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywohacc_PP_sat __builtin_HEXAGON_M2_mmachs_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywoh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywohacc_PP_s1_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywohacc_PP_s1_sat __builtin_HEXAGON_M2_mmachs_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywehacc_PP_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywehacc_PP_rnd_sat __builtin_HEXAGON_M2_mmacls_rs0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywehacc_PP_s1_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywehacc_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmacls_rs1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpywehacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywehacc_PP_sat __builtin_HEXAGON_M2_mmacls_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywehacc_PP_s1_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywehacc_PP_s1_sat __builtin_HEXAGON_M2_mmacls_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywouh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouhacc_PP_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouhacc_PP_rnd_sat __builtin_HEXAGON_M2_mmacuhs_rs0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywouh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouhacc_PP_s1_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouhacc_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmacuhs_rs1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywouh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouhacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouhacc_PP_sat __builtin_HEXAGON_M2_mmacuhs_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpywouh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouhacc_PP_s1_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouhacc_PP_s1_sat __builtin_HEXAGON_M2_mmacuhs_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweuh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuhacc_PP_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuhacc_PP_rnd_sat __builtin_HEXAGON_M2_mmaculs_rs0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweuh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuhacc_PP_s1_rnd_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuhacc_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmaculs_rs1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweuh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuhacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuhacc_PP_sat __builtin_HEXAGON_M2_mmaculs_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyweuh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuhacc_PP_s1_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuhacc_PP_s1_sat __builtin_HEXAGON_M2_mmaculs_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywoh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywoh_PP_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywoh_PP_rnd_sat __builtin_HEXAGON_M2_mmpyh_rs0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywoh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywoh_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywoh_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmpyh_rs1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywoh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpywoh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywoh_PP_sat __builtin_HEXAGON_M2_mmpyh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywoh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywoh_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywoh_PP_s1_sat __builtin_HEXAGON_M2_mmpyh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweh_PP_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweh_PP_rnd_sat __builtin_HEXAGON_M2_mmpyl_rs0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweh_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweh_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmpyl_rs1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweh_PP_sat __builtin_HEXAGON_M2_mmpyl_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweh_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweh_PP_s1_sat __builtin_HEXAGON_M2_mmpyl_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywouh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouh_PP_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouh_PP_rnd_sat __builtin_HEXAGON_M2_mmpyuh_rs0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywouh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouh_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouh_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmpyuh_rs1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywouh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouh_PP_sat __builtin_HEXAGON_M2_mmpyuh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpywouh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpywouh_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpywouh_PP_s1_sat __builtin_HEXAGON_M2_mmpyuh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweuh(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuh_PP_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuh_PP_rnd_sat __builtin_HEXAGON_M2_mmpyul_rs0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweuh(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuh_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuh_PP_s1_rnd_sat __builtin_HEXAGON_M2_mmpyul_rs1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweuh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuh_PP_sat __builtin_HEXAGON_M2_mmpyul_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyweuh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyweuh_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyweuh_PP_s1_sat __builtin_HEXAGON_M2_mmpyul_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRh __builtin_HEXAGON_M2_mpy_acc_hh_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRh_s1 __builtin_HEXAGON_M2_mpy_acc_hh_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRl __builtin_HEXAGON_M2_mpy_acc_hl_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRl_s1 __builtin_HEXAGON_M2_mpy_acc_hl_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRh __builtin_HEXAGON_M2_mpy_acc_lh_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRh_s1 __builtin_HEXAGON_M2_mpy_acc_lh_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRl __builtin_HEXAGON_M2_mpy_acc_ll_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRl_s1 __builtin_HEXAGON_M2_mpy_acc_ll_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.h):sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRh_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRh_sat __builtin_HEXAGON_M2_mpy_acc_sat_hh_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRh_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRh_s1_sat __builtin_HEXAGON_M2_mpy_acc_sat_hh_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.l):sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRl_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRl_sat __builtin_HEXAGON_M2_mpy_acc_sat_hl_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.h,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RhRl_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RhRl_s1_sat __builtin_HEXAGON_M2_mpy_acc_sat_hl_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.h):sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRh_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRh_sat __builtin_HEXAGON_M2_mpy_acc_sat_lh_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRh_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRh_s1_sat __builtin_HEXAGON_M2_mpy_acc_sat_lh_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.l):sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRl_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRl_sat __builtin_HEXAGON_M2_mpy_acc_sat_ll_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32.l,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RlRl_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RlRl_s1_sat __builtin_HEXAGON_M2_mpy_acc_sat_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh __builtin_HEXAGON_M2_mpy_hh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_s1 __builtin_HEXAGON_M2_mpy_hh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl __builtin_HEXAGON_M2_mpy_hl_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_s1 __builtin_HEXAGON_M2_mpy_hl_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh __builtin_HEXAGON_M2_mpy_lh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_s1 __builtin_HEXAGON_M2_mpy_lh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl __builtin_HEXAGON_M2_mpy_ll_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_s1 __builtin_HEXAGON_M2_mpy_ll_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRh __builtin_HEXAGON_M2_mpy_nac_hh_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRh_s1 __builtin_HEXAGON_M2_mpy_nac_hh_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRl __builtin_HEXAGON_M2_mpy_nac_hl_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRl_s1 __builtin_HEXAGON_M2_mpy_nac_hl_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRh __builtin_HEXAGON_M2_mpy_nac_lh_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRh_s1 __builtin_HEXAGON_M2_mpy_nac_lh_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRl __builtin_HEXAGON_M2_mpy_nac_ll_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRl_s1 __builtin_HEXAGON_M2_mpy_nac_ll_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.h):sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRh_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRh_sat __builtin_HEXAGON_M2_mpy_nac_sat_hh_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRh_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRh_s1_sat __builtin_HEXAGON_M2_mpy_nac_sat_hh_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.l):sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRl_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRl_sat __builtin_HEXAGON_M2_mpy_nac_sat_hl_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.h,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RhRl_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RhRl_s1_sat __builtin_HEXAGON_M2_mpy_nac_sat_hl_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.h):sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRh_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRh_sat __builtin_HEXAGON_M2_mpy_nac_sat_lh_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRh_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRh_s1_sat __builtin_HEXAGON_M2_mpy_nac_sat_lh_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.l):sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRl_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRl_sat __builtin_HEXAGON_M2_mpy_nac_sat_ll_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32.l,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RlRl_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RlRl_s1_sat __builtin_HEXAGON_M2_mpy_nac_sat_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_rnd __builtin_HEXAGON_M2_mpy_rnd_hh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):<<1:rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_s1_rnd __builtin_HEXAGON_M2_mpy_rnd_hh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_rnd __builtin_HEXAGON_M2_mpy_rnd_hl_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):<<1:rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_s1_rnd __builtin_HEXAGON_M2_mpy_rnd_hl_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_rnd __builtin_HEXAGON_M2_mpy_rnd_lh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):<<1:rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_s1_rnd __builtin_HEXAGON_M2_mpy_rnd_lh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_rnd __builtin_HEXAGON_M2_mpy_rnd_ll_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):<<1:rnd
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_s1_rnd __builtin_HEXAGON_M2_mpy_rnd_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_sat __builtin_HEXAGON_M2_mpy_sat_hh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_s1_sat __builtin_HEXAGON_M2_mpy_sat_hh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_sat __builtin_HEXAGON_M2_mpy_sat_hl_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_s1_sat __builtin_HEXAGON_M2_mpy_sat_hl_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_sat __builtin_HEXAGON_M2_mpy_sat_lh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_s1_sat __builtin_HEXAGON_M2_mpy_sat_lh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_sat __builtin_HEXAGON_M2_mpy_sat_ll_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_s1_sat __builtin_HEXAGON_M2_mpy_sat_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_hh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.h):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRh_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRh_s1_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_hh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_hl_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.h,Rt32.l):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RhRl_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RhRl_s1_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_hl_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_lh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.h):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRh_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRh_s1_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_lh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_ll_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32.l,Rt32.l):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RlRl_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RlRl_s1_rnd_sat __builtin_HEXAGON_M2_mpy_sat_rnd_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mpy_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RR __builtin_HEXAGON_M2_mpy_up
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32):<<1
C Intrinsic Prototype: Word32 Q6_R_mpy_RR_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RR_s1 __builtin_HEXAGON_M2_mpy_up_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpy(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpy_RR_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpy_RR_s1_sat __builtin_HEXAGON_M2_mpy_up_s1_sat
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RhRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RhRh __builtin_HEXAGON_M2_mpyd_acc_hh_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RhRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RhRh_s1 __builtin_HEXAGON_M2_mpyd_acc_hh_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RhRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RhRl __builtin_HEXAGON_M2_mpyd_acc_hl_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RhRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RhRl_s1 __builtin_HEXAGON_M2_mpyd_acc_hl_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RlRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RlRh __builtin_HEXAGON_M2_mpyd_acc_lh_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RlRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RlRh_s1 __builtin_HEXAGON_M2_mpyd_acc_lh_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RlRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RlRl __builtin_HEXAGON_M2_mpyd_acc_ll_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpy(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyacc_RlRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyacc_RlRl_s1 __builtin_HEXAGON_M2_mpyd_acc_ll_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRh __builtin_HEXAGON_M2_mpyd_hh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRh_s1 __builtin_HEXAGON_M2_mpyd_hh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRl __builtin_HEXAGON_M2_mpyd_hl_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRl_s1 __builtin_HEXAGON_M2_mpyd_hl_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRh __builtin_HEXAGON_M2_mpyd_lh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRh_s1 __builtin_HEXAGON_M2_mpyd_lh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRl __builtin_HEXAGON_M2_mpyd_ll_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRl_s1 __builtin_HEXAGON_M2_mpyd_ll_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpynac_RhRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RhRh __builtin_HEXAGON_M2_mpyd_nac_hh_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpynac_RhRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RhRh_s1 __builtin_HEXAGON_M2_mpyd_nac_hh_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpynac_RhRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RhRl __builtin_HEXAGON_M2_mpyd_nac_hl_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpynac_RhRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RhRl_s1 __builtin_HEXAGON_M2_mpyd_nac_hl_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpynac_RlRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RlRh __builtin_HEXAGON_M2_mpyd_nac_lh_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpynac_RlRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RlRh_s1 __builtin_HEXAGON_M2_mpyd_nac_lh_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpynac_RlRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RlRl __builtin_HEXAGON_M2_mpyd_nac_ll_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpy(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpynac_RlRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpynac_RlRl_s1 __builtin_HEXAGON_M2_mpyd_nac_ll_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.h):rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRh_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRh_rnd __builtin_HEXAGON_M2_mpyd_rnd_hh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.h):<<1:rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRh_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRh_s1_rnd __builtin_HEXAGON_M2_mpyd_rnd_hh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.l):rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRl_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRl_rnd __builtin_HEXAGON_M2_mpyd_rnd_hl_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.h,Rt32.l):<<1:rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RhRl_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RhRl_s1_rnd __builtin_HEXAGON_M2_mpyd_rnd_hl_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.h):rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRh_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRh_rnd __builtin_HEXAGON_M2_mpyd_rnd_lh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.h):<<1:rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRh_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRh_s1_rnd __builtin_HEXAGON_M2_mpyd_rnd_lh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.l):rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRl_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRl_rnd __builtin_HEXAGON_M2_mpyd_rnd_ll_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpy(Rs32.l,Rt32.l):<<1:rnd
C Intrinsic Prototype: Word64 Q6_P_mpy_RlRl_s1_rnd(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpy_RlRl_s1_rnd __builtin_HEXAGON_M2_mpyd_rnd_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyi(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mpyi_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyi_RR __builtin_HEXAGON_M2_mpyi
/* ==========================================================================
Assembly Syntax: Rd32=mpyi(Rs32,#m9)
C Intrinsic Prototype: Word32 Q6_R_mpyi_RI(Word32 Rs, Word32 Im9)
Instruction Type: M
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_mpyi_RI __builtin_HEXAGON_M2_mpysmi
/* ==========================================================================
Assembly Syntax: Rd32=mpysu(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mpysu_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpysu_RR __builtin_HEXAGON_M2_mpysu_up
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RhRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RhRh __builtin_HEXAGON_M2_mpyu_acc_hh_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RhRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RhRh_s1 __builtin_HEXAGON_M2_mpyu_acc_hh_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RhRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RhRl __builtin_HEXAGON_M2_mpyu_acc_hl_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RhRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RhRl_s1 __builtin_HEXAGON_M2_mpyu_acc_hl_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RlRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RlRh __builtin_HEXAGON_M2_mpyu_acc_lh_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RlRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RlRh_s1 __builtin_HEXAGON_M2_mpyu_acc_lh_s1
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RlRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RlRl __builtin_HEXAGON_M2_mpyu_acc_ll_s0
/* ==========================================================================
Assembly Syntax: Rx32+=mpyu(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyuacc_RlRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyuacc_RlRl_s1 __builtin_HEXAGON_M2_mpyu_acc_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.h,Rt32.h)
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RhRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RhRh __builtin_HEXAGON_M2_mpyu_hh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RhRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RhRh_s1 __builtin_HEXAGON_M2_mpyu_hh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.h,Rt32.l)
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RhRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RhRl __builtin_HEXAGON_M2_mpyu_hl_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RhRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RhRl_s1 __builtin_HEXAGON_M2_mpyu_hl_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.l,Rt32.h)
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RlRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RlRh __builtin_HEXAGON_M2_mpyu_lh_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RlRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RlRh_s1 __builtin_HEXAGON_M2_mpyu_lh_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.l,Rt32.l)
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RlRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RlRl __builtin_HEXAGON_M2_mpyu_ll_s0
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RlRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RlRl_s1 __builtin_HEXAGON_M2_mpyu_ll_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RhRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RhRh __builtin_HEXAGON_M2_mpyu_nac_hh_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RhRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RhRh_s1 __builtin_HEXAGON_M2_mpyu_nac_hh_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RhRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RhRl __builtin_HEXAGON_M2_mpyu_nac_hl_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RhRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RhRl_s1 __builtin_HEXAGON_M2_mpyu_nac_hl_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RlRh(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RlRh __builtin_HEXAGON_M2_mpyu_nac_lh_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RlRh_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RlRh_s1 __builtin_HEXAGON_M2_mpyu_nac_lh_s1
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RlRl(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RlRl __builtin_HEXAGON_M2_mpyu_nac_ll_s0
/* ==========================================================================
Assembly Syntax: Rx32-=mpyu(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word32 Q6_R_mpyunac_RlRl_s1(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyunac_RlRl_s1 __builtin_HEXAGON_M2_mpyu_nac_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyu(Rs32,Rt32)
C Intrinsic Prototype: UWord32 Q6_R_mpyu_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyu_RR __builtin_HEXAGON_M2_mpyu_up
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RhRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RhRh __builtin_HEXAGON_M2_mpyud_acc_hh_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RhRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RhRh_s1 __builtin_HEXAGON_M2_mpyud_acc_hh_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RhRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RhRl __builtin_HEXAGON_M2_mpyud_acc_hl_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RhRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RhRl_s1 __builtin_HEXAGON_M2_mpyud_acc_hl_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RlRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RlRh __builtin_HEXAGON_M2_mpyud_acc_lh_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RlRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RlRh_s1 __builtin_HEXAGON_M2_mpyud_acc_lh_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RlRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RlRl __builtin_HEXAGON_M2_mpyud_acc_ll_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=mpyu(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyuacc_RlRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyuacc_RlRl_s1 __builtin_HEXAGON_M2_mpyud_acc_ll_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.h,Rt32.h)
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RhRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RhRh __builtin_HEXAGON_M2_mpyud_hh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RhRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RhRh_s1 __builtin_HEXAGON_M2_mpyud_hh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.h,Rt32.l)
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RhRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RhRl __builtin_HEXAGON_M2_mpyud_hl_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RhRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RhRl_s1 __builtin_HEXAGON_M2_mpyud_hl_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.l,Rt32.h)
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RlRh(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RlRh __builtin_HEXAGON_M2_mpyud_lh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RlRh_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RlRh_s1 __builtin_HEXAGON_M2_mpyud_lh_s1
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.l,Rt32.l)
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RlRl(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RlRl __builtin_HEXAGON_M2_mpyud_ll_s0
/* ==========================================================================
Assembly Syntax: Rdd32=mpyu(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: UWord64 Q6_P_mpyu_RlRl_s1(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyu_RlRl_s1 __builtin_HEXAGON_M2_mpyud_ll_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.h,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RhRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RhRh __builtin_HEXAGON_M2_mpyud_nac_hh_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.h,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RhRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RhRh_s1 __builtin_HEXAGON_M2_mpyud_nac_hh_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.h,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RhRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RhRl __builtin_HEXAGON_M2_mpyud_nac_hl_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.h,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RhRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RhRl_s1 __builtin_HEXAGON_M2_mpyud_nac_hl_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.l,Rt32.h)
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RlRh(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RlRh __builtin_HEXAGON_M2_mpyud_nac_lh_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.l,Rt32.h):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RlRh_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RlRh_s1 __builtin_HEXAGON_M2_mpyud_nac_lh_s1
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.l,Rt32.l)
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RlRl(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RlRl __builtin_HEXAGON_M2_mpyud_nac_ll_s0
/* ==========================================================================
Assembly Syntax: Rxx32-=mpyu(Rs32.l,Rt32.l):<<1
C Intrinsic Prototype: Word64 Q6_P_mpyunac_RlRl_s1(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_mpyunac_RlRl_s1 __builtin_HEXAGON_M2_mpyud_nac_ll_s1
/* ==========================================================================
Assembly Syntax: Rd32=mpyui(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mpyui_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_mpyui_RR __builtin_HEXAGON_M2_mpyui
/* ==========================================================================
Assembly Syntax: Rx32-=add(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_addnac_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_addnac_RR __builtin_HEXAGON_M2_nacci
/* ==========================================================================
Assembly Syntax: Rx32-=add(Rs32,#s8)
C Intrinsic Prototype: Word32 Q6_R_addnac_RI(Word32 Rx, Word32 Rs, Word32 Is8)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_addnac_RI __builtin_HEXAGON_M2_naccii
/* ==========================================================================
Assembly Syntax: Rx32+=sub(Rt32,Rs32)
C Intrinsic Prototype: Word32 Q6_R_subacc_RR(Word32 Rx, Word32 Rt, Word32 Rs)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_subacc_RR __builtin_HEXAGON_M2_subacc
/* ==========================================================================
Assembly Syntax: Rdd32=vabsdiffh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vabsdiffh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsdiffh_PP __builtin_HEXAGON_M2_vabsdiffh
/* ==========================================================================
Assembly Syntax: Rdd32=vabsdiffw(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vabsdiffw_PP(Word64 Rtt, Word64 Rss)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsdiffw_PP __builtin_HEXAGON_M2_vabsdiffw
/* ==========================================================================
Assembly Syntax: Rxx32+=vcmpyi(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vcmpyiacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcmpyiacc_PP_sat __builtin_HEXAGON_M2_vcmac_s0_sat_i
/* ==========================================================================
Assembly Syntax: Rxx32+=vcmpyr(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vcmpyracc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcmpyracc_PP_sat __builtin_HEXAGON_M2_vcmac_s0_sat_r
/* ==========================================================================
Assembly Syntax: Rdd32=vcmpyi(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vcmpyi_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcmpyi_PP_sat __builtin_HEXAGON_M2_vcmpy_s0_sat_i
/* ==========================================================================
Assembly Syntax: Rdd32=vcmpyr(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vcmpyr_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcmpyr_PP_sat __builtin_HEXAGON_M2_vcmpy_s0_sat_r
/* ==========================================================================
Assembly Syntax: Rdd32=vcmpyi(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vcmpyi_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcmpyi_PP_s1_sat __builtin_HEXAGON_M2_vcmpy_s1_sat_i
/* ==========================================================================
Assembly Syntax: Rdd32=vcmpyr(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vcmpyr_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcmpyr_PP_s1_sat __builtin_HEXAGON_M2_vcmpy_s1_sat_r
/* ==========================================================================
Assembly Syntax: Rxx32+=vdmpy(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vdmpyacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vdmpyacc_PP_sat __builtin_HEXAGON_M2_vdmacs_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vdmpy(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vdmpyacc_PP_s1_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vdmpyacc_PP_s1_sat __builtin_HEXAGON_M2_vdmacs_s1
/* ==========================================================================
Assembly Syntax: Rd32=vdmpy(Rss32,Rtt32):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_vdmpy_PP_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vdmpy_PP_rnd_sat __builtin_HEXAGON_M2_vdmpyrs_s0
/* ==========================================================================
Assembly Syntax: Rd32=vdmpy(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_vdmpy_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vdmpy_PP_s1_rnd_sat __builtin_HEXAGON_M2_vdmpyrs_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vdmpy(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vdmpy_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vdmpy_PP_sat __builtin_HEXAGON_M2_vdmpys_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vdmpy(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vdmpy_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vdmpy_PP_s1_sat __builtin_HEXAGON_M2_vdmpys_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyh(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vmpyhacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhacc_RR __builtin_HEXAGON_M2_vmac2
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyeh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vmpyehacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyehacc_PP __builtin_HEXAGON_M2_vmac2es
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyeh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyehacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyehacc_PP_sat __builtin_HEXAGON_M2_vmac2es_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyeh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyehacc_PP_s1_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyehacc_PP_s1_sat __builtin_HEXAGON_M2_vmac2es_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyh(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyhacc_RR_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhacc_RR_sat __builtin_HEXAGON_M2_vmac2s_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyh(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyhacc_RR_s1_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhacc_RR_s1_sat __builtin_HEXAGON_M2_vmac2s_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyhsu(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyhsuacc_RR_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhsuacc_RR_sat __builtin_HEXAGON_M2_vmac2su_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpyhsu(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyhsuacc_RR_s1_sat(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhsuacc_RR_s1_sat __builtin_HEXAGON_M2_vmac2su_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyeh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyeh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyeh_PP_sat __builtin_HEXAGON_M2_vmpy2es_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyeh(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyeh_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyeh_PP_s1_sat __builtin_HEXAGON_M2_vmpy2es_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyh(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyh_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyh_RR_sat __builtin_HEXAGON_M2_vmpy2s_s0
/* ==========================================================================
Assembly Syntax: Rd32=vmpyh(Rs32,Rt32):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_vmpyh_RR_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vmpyh_RR_rnd_sat __builtin_HEXAGON_M2_vmpy2s_s0pack
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyh(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyh_RR_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyh_RR_s1_sat __builtin_HEXAGON_M2_vmpy2s_s1
/* ==========================================================================
Assembly Syntax: Rd32=vmpyh(Rs32,Rt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_vmpyh_RR_s1_rnd_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vmpyh_RR_s1_rnd_sat __builtin_HEXAGON_M2_vmpy2s_s1pack
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyhsu(Rs32,Rt32):sat
C Intrinsic Prototype: Word64 Q6_P_vmpyhsu_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhsu_RR_sat __builtin_HEXAGON_M2_vmpy2su_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vmpyhsu(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vmpyhsu_RR_s1_sat(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpyhsu_RR_s1_sat __builtin_HEXAGON_M2_vmpy2su_s1
/* ==========================================================================
Assembly Syntax: Rd32=vraddh(Rss32,Rtt32)
C Intrinsic Prototype: Word32 Q6_R_vraddh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vraddh_PP __builtin_HEXAGON_M2_vraddh
/* ==========================================================================
Assembly Syntax: Rd32=vradduh(Rss32,Rtt32)
C Intrinsic Prototype: Word32 Q6_R_vradduh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vradduh_PP __builtin_HEXAGON_M2_vradduh
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcmpyi(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyiacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyiacc_PP __builtin_HEXAGON_M2_vrcmaci_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcmpyi(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyiacc_PP_conj(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyiacc_PP_conj __builtin_HEXAGON_M2_vrcmaci_s0c
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcmpyr(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyracc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyracc_PP __builtin_HEXAGON_M2_vrcmacr_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcmpyr(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyracc_PP_conj(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyracc_PP_conj __builtin_HEXAGON_M2_vrcmacr_s0c
/* ==========================================================================
Assembly Syntax: Rdd32=vrcmpyi(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyi_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyi_PP __builtin_HEXAGON_M2_vrcmpyi_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vrcmpyi(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyi_PP_conj(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyi_PP_conj __builtin_HEXAGON_M2_vrcmpyi_s0c
/* ==========================================================================
Assembly Syntax: Rdd32=vrcmpyr(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyr_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyr_PP __builtin_HEXAGON_M2_vrcmpyr_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vrcmpyr(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_vrcmpyr_PP_conj(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcmpyr_PP_conj __builtin_HEXAGON_M2_vrcmpyr_s0c
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcmpys(Rss32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vrcmpysacc_PR_s1_sat(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_vrcmpysacc_PR_s1_sat __builtin_HEXAGON_M2_vrcmpys_acc_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vrcmpys(Rss32,Rt32):<<1:sat
C Intrinsic Prototype: Word64 Q6_P_vrcmpys_PR_s1_sat(Word64 Rss, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_vrcmpys_PR_s1_sat __builtin_HEXAGON_M2_vrcmpys_s1
/* ==========================================================================
Assembly Syntax: Rd32=vrcmpys(Rss32,Rt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_vrcmpys_PR_s1_rnd_sat(Word64 Rss, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vrcmpys_PR_s1_rnd_sat __builtin_HEXAGON_M2_vrcmpys_s1rp
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpyh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpyhacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpyhacc_PP __builtin_HEXAGON_M2_vrmac_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpyh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpyh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpyh_PP __builtin_HEXAGON_M2_vrmpy_s0
/* ==========================================================================
Assembly Syntax: Rx32^=xor(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_xorxacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_xorxacc_RR __builtin_HEXAGON_M2_xor_xacc
/* ==========================================================================
Assembly Syntax: Rx32&=and(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_andand_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andand_RR __builtin_HEXAGON_M4_and_and
/* ==========================================================================
Assembly Syntax: Rx32&=and(Rs32,~Rt32)
C Intrinsic Prototype: Word32 Q6_R_andand_RnR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andand_RnR __builtin_HEXAGON_M4_and_andn
/* ==========================================================================
Assembly Syntax: Rx32&=or(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_orand_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_orand_RR __builtin_HEXAGON_M4_and_or
/* ==========================================================================
Assembly Syntax: Rx32&=xor(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_xorand_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_xorand_RR __builtin_HEXAGON_M4_and_xor
/* ==========================================================================
Assembly Syntax: Rd32=cmpyiwh(Rss32,Rt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyiwh_PR_s1_rnd_sat(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpyiwh_PR_s1_rnd_sat __builtin_HEXAGON_M4_cmpyi_wh
/* ==========================================================================
Assembly Syntax: Rd32=cmpyiwh(Rss32,Rt32*):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyiwh_PR_conj_s1_rnd_sat(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpyiwh_PR_conj_s1_rnd_sat __builtin_HEXAGON_M4_cmpyi_whc
/* ==========================================================================
Assembly Syntax: Rd32=cmpyrwh(Rss32,Rt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyrwh_PR_s1_rnd_sat(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpyrwh_PR_s1_rnd_sat __builtin_HEXAGON_M4_cmpyr_wh
/* ==========================================================================
Assembly Syntax: Rd32=cmpyrwh(Rss32,Rt32*):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyrwh_PR_conj_s1_rnd_sat(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cmpyrwh_PR_conj_s1_rnd_sat __builtin_HEXAGON_M4_cmpyr_whc
/* ==========================================================================
Assembly Syntax: Rx32+=mpy(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpyacc_RR_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyacc_RR_s1_sat __builtin_HEXAGON_M4_mac_up_s1_sat
/* ==========================================================================
Assembly Syntax: Rd32=add(#u6,mpyi(Rs32,#U6))
C Intrinsic Prototype: Word32 Q6_R_add_mpyi_IRI(Word32 Iu6, Word32 Rs, Word32 IU6)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_mpyi_IRI __builtin_HEXAGON_M4_mpyri_addi
/* ==========================================================================
Assembly Syntax: Rd32=add(Ru32,mpyi(Rs32,#u6))
C Intrinsic Prototype: Word32 Q6_R_add_mpyi_RRI(Word32 Ru, Word32 Rs, Word32 Iu6)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_mpyi_RRI __builtin_HEXAGON_M4_mpyri_addr
/* ==========================================================================
Assembly Syntax: Rd32=add(Ru32,mpyi(#u6:2,Rs32))
C Intrinsic Prototype: Word32 Q6_R_add_mpyi_RIR(Word32 Ru, Word32 Iu6_2, Word32 Rs)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_mpyi_RIR __builtin_HEXAGON_M4_mpyri_addr_u2
/* ==========================================================================
Assembly Syntax: Rd32=add(#u6,mpyi(Rs32,Rt32))
C Intrinsic Prototype: Word32 Q6_R_add_mpyi_IRR(Word32 Iu6, Word32 Rs, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_mpyi_IRR __builtin_HEXAGON_M4_mpyrr_addi
/* ==========================================================================
Assembly Syntax: Ry32=add(Ru32,mpyi(Ry32,Rs32))
C Intrinsic Prototype: Word32 Q6_R_add_mpyi_RRR(Word32 Ru, Word32 Ry, Word32 Rs)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_mpyi_RRR __builtin_HEXAGON_M4_mpyrr_addr
/* ==========================================================================
Assembly Syntax: Rx32-=mpy(Rs32,Rt32):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_mpynac_RR_s1_sat(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpynac_RR_s1_sat __builtin_HEXAGON_M4_nac_up_s1_sat
/* ==========================================================================
Assembly Syntax: Rx32|=and(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_andor_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andor_RR __builtin_HEXAGON_M4_or_and
/* ==========================================================================
Assembly Syntax: Rx32|=and(Rs32,~Rt32)
C Intrinsic Prototype: Word32 Q6_R_andor_RnR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andor_RnR __builtin_HEXAGON_M4_or_andn
/* ==========================================================================
Assembly Syntax: Rx32|=or(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_oror_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_oror_RR __builtin_HEXAGON_M4_or_or
/* ==========================================================================
Assembly Syntax: Rx32|=xor(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_xoror_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_xoror_RR __builtin_HEXAGON_M4_or_xor
/* ==========================================================================
Assembly Syntax: Rdd32=pmpyw(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_pmpyw_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_pmpyw_RR __builtin_HEXAGON_M4_pmpyw
/* ==========================================================================
Assembly Syntax: Rxx32^=pmpyw(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_pmpywxacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_pmpywxacc_RR __builtin_HEXAGON_M4_pmpyw_acc
/* ==========================================================================
Assembly Syntax: Rdd32=vpmpyh(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vpmpyh_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vpmpyh_RR __builtin_HEXAGON_M4_vpmpyh
/* ==========================================================================
Assembly Syntax: Rxx32^=vpmpyh(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vpmpyhxacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vpmpyhxacc_RR __builtin_HEXAGON_M4_vpmpyh_acc
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpyweh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpywehacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpywehacc_PP __builtin_HEXAGON_M4_vrmpyeh_acc_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpyweh(Rss32,Rtt32):<<1
C Intrinsic Prototype: Word64 Q6_P_vrmpywehacc_PP_s1(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpywehacc_PP_s1 __builtin_HEXAGON_M4_vrmpyeh_acc_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpyweh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpyweh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpyweh_PP __builtin_HEXAGON_M4_vrmpyeh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpyweh(Rss32,Rtt32):<<1
C Intrinsic Prototype: Word64 Q6_P_vrmpyweh_PP_s1(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpyweh_PP_s1 __builtin_HEXAGON_M4_vrmpyeh_s1
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpywoh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpywohacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpywohacc_PP __builtin_HEXAGON_M4_vrmpyoh_acc_s0
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpywoh(Rss32,Rtt32):<<1
C Intrinsic Prototype: Word64 Q6_P_vrmpywohacc_PP_s1(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpywohacc_PP_s1 __builtin_HEXAGON_M4_vrmpyoh_acc_s1
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpywoh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpywoh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpywoh_PP __builtin_HEXAGON_M4_vrmpyoh_s0
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpywoh(Rss32,Rtt32):<<1
C Intrinsic Prototype: Word64 Q6_P_vrmpywoh_PP_s1(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpywoh_PP_s1 __builtin_HEXAGON_M4_vrmpyoh_s1
/* ==========================================================================
Assembly Syntax: Rx32^=and(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_andxacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andxacc_RR __builtin_HEXAGON_M4_xor_and
/* ==========================================================================
Assembly Syntax: Rx32^=and(Rs32,~Rt32)
C Intrinsic Prototype: Word32 Q6_R_andxacc_RnR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andxacc_RnR __builtin_HEXAGON_M4_xor_andn
/* ==========================================================================
Assembly Syntax: Rx32^=or(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_orxacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_orxacc_RR __builtin_HEXAGON_M4_xor_or
/* ==========================================================================
Assembly Syntax: Rxx32^=xor(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_xorxacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_xorxacc_PP __builtin_HEXAGON_M4_xor_xacc
/* ==========================================================================
Assembly Syntax: Rxx32+=vdmpybsu(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vdmpybsuacc_PP_sat(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vdmpybsuacc_PP_sat __builtin_HEXAGON_M5_vdmacbsu
/* ==========================================================================
Assembly Syntax: Rdd32=vdmpybsu(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vdmpybsu_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vdmpybsu_PP_sat __builtin_HEXAGON_M5_vdmpybsu
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpybsu(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vmpybsuacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpybsuacc_RR __builtin_HEXAGON_M5_vmacbsu
/* ==========================================================================
Assembly Syntax: Rxx32+=vmpybu(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vmpybuacc_RR(Word64 Rxx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpybuacc_RR __builtin_HEXAGON_M5_vmacbuu
/* ==========================================================================
Assembly Syntax: Rdd32=vmpybsu(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vmpybsu_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpybsu_RR __builtin_HEXAGON_M5_vmpybsu
/* ==========================================================================
Assembly Syntax: Rdd32=vmpybu(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vmpybu_RR(Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vmpybu_RR __builtin_HEXAGON_M5_vmpybuu
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpybsu(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpybsuacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpybsuacc_PP __builtin_HEXAGON_M5_vrmacbsu
/* ==========================================================================
Assembly Syntax: Rxx32+=vrmpybu(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpybuacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpybuacc_PP __builtin_HEXAGON_M5_vrmacbuu
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpybsu(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpybsu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpybsu_PP __builtin_HEXAGON_M5_vrmpybsu
/* ==========================================================================
Assembly Syntax: Rdd32=vrmpybu(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vrmpybu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrmpybu_PP __builtin_HEXAGON_M5_vrmpybuu
/* ==========================================================================
Assembly Syntax: Rd32=addasl(Rt32,Rs32,#u3)
C Intrinsic Prototype: Word32 Q6_R_addasl_RRI(Word32 Rt, Word32 Rs, Word32 Iu3)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_addasl_RRI __builtin_HEXAGON_S2_addasl_rrri
/* ==========================================================================
Assembly Syntax: Rdd32=asl(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asl_PI(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asl_PI __builtin_HEXAGON_S2_asl_i_p
/* ==========================================================================
Assembly Syntax: Rxx32+=asl(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_aslacc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslacc_PI __builtin_HEXAGON_S2_asl_i_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=asl(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asland_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asland_PI __builtin_HEXAGON_S2_asl_i_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=asl(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_aslnac_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslnac_PI __builtin_HEXAGON_S2_asl_i_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=asl(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_aslor_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslor_PI __builtin_HEXAGON_S2_asl_i_p_or
/* ==========================================================================
Assembly Syntax: Rxx32^=asl(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_aslxacc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslxacc_PI __builtin_HEXAGON_S2_asl_i_p_xacc
/* ==========================================================================
Assembly Syntax: Rd32=asl(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asl_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asl_RI __builtin_HEXAGON_S2_asl_i_r
/* ==========================================================================
Assembly Syntax: Rx32+=asl(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_aslacc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslacc_RI __builtin_HEXAGON_S2_asl_i_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=asl(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asland_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asland_RI __builtin_HEXAGON_S2_asl_i_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=asl(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_aslnac_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslnac_RI __builtin_HEXAGON_S2_asl_i_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=asl(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_aslor_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslor_RI __builtin_HEXAGON_S2_asl_i_r_or
/* ==========================================================================
Assembly Syntax: Rd32=asl(Rs32,#u5):sat
C Intrinsic Prototype: Word32 Q6_R_asl_RI_sat(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asl_RI_sat __builtin_HEXAGON_S2_asl_i_r_sat
/* ==========================================================================
Assembly Syntax: Rx32^=asl(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_aslxacc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslxacc_RI __builtin_HEXAGON_S2_asl_i_r_xacc
/* ==========================================================================
Assembly Syntax: Rdd32=vaslh(Rss32,#u4)
C Intrinsic Prototype: Word64 Q6_P_vaslh_PI(Word64 Rss, Word32 Iu4)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaslh_PI __builtin_HEXAGON_S2_asl_i_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vaslw(Rss32,#u5)
C Intrinsic Prototype: Word64 Q6_P_vaslw_PI(Word64 Rss, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaslw_PI __builtin_HEXAGON_S2_asl_i_vw
/* ==========================================================================
Assembly Syntax: Rdd32=asl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asl_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asl_PR __builtin_HEXAGON_S2_asl_r_p
/* ==========================================================================
Assembly Syntax: Rxx32+=asl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_aslacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslacc_PR __builtin_HEXAGON_S2_asl_r_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=asl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asland_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asland_PR __builtin_HEXAGON_S2_asl_r_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=asl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_aslnac_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslnac_PR __builtin_HEXAGON_S2_asl_r_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=asl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_aslor_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslor_PR __builtin_HEXAGON_S2_asl_r_p_or
/* ==========================================================================
Assembly Syntax: Rxx32^=asl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_aslxacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_aslxacc_PR __builtin_HEXAGON_S2_asl_r_p_xor
/* ==========================================================================
Assembly Syntax: Rd32=asl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asl_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asl_RR __builtin_HEXAGON_S2_asl_r_r
/* ==========================================================================
Assembly Syntax: Rx32+=asl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_aslacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslacc_RR __builtin_HEXAGON_S2_asl_r_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=asl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asland_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asland_RR __builtin_HEXAGON_S2_asl_r_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=asl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_aslnac_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslnac_RR __builtin_HEXAGON_S2_asl_r_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=asl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_aslor_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_aslor_RR __builtin_HEXAGON_S2_asl_r_r_or
/* ==========================================================================
Assembly Syntax: Rd32=asl(Rs32,Rt32):sat
C Intrinsic Prototype: Word32 Q6_R_asl_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asl_RR_sat __builtin_HEXAGON_S2_asl_r_r_sat
/* ==========================================================================
Assembly Syntax: Rdd32=vaslh(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vaslh_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaslh_PR __builtin_HEXAGON_S2_asl_r_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vaslw(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vaslw_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vaslw_PR __builtin_HEXAGON_S2_asl_r_vw
/* ==========================================================================
Assembly Syntax: Rdd32=asr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asr_PI(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asr_PI __builtin_HEXAGON_S2_asr_i_p
/* ==========================================================================
Assembly Syntax: Rxx32+=asr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asracc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asracc_PI __builtin_HEXAGON_S2_asr_i_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=asr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asrand_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asrand_PI __builtin_HEXAGON_S2_asr_i_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=asr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asrnac_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asrnac_PI __builtin_HEXAGON_S2_asr_i_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=asr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asror_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asror_PI __builtin_HEXAGON_S2_asr_i_p_or
/* ==========================================================================
Assembly Syntax: Rdd32=asr(Rss32,#u6):rnd
C Intrinsic Prototype: Word64 Q6_P_asr_PI_rnd(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asr_PI_rnd __builtin_HEXAGON_S2_asr_i_p_rnd
/* ==========================================================================
Assembly Syntax: Rdd32=asrrnd(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_asrrnd_PI(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_asrrnd_PI __builtin_HEXAGON_S2_asr_i_p_rnd_goodsyntax
/* ==========================================================================
Assembly Syntax: Rd32=asr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asr_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asr_RI __builtin_HEXAGON_S2_asr_i_r
/* ==========================================================================
Assembly Syntax: Rx32+=asr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asracc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asracc_RI __builtin_HEXAGON_S2_asr_i_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=asr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asrand_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asrand_RI __builtin_HEXAGON_S2_asr_i_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=asr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asrnac_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asrnac_RI __builtin_HEXAGON_S2_asr_i_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=asr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asror_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asror_RI __builtin_HEXAGON_S2_asr_i_r_or
/* ==========================================================================
Assembly Syntax: Rd32=asr(Rs32,#u5):rnd
C Intrinsic Prototype: Word32 Q6_R_asr_RI_rnd(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asr_RI_rnd __builtin_HEXAGON_S2_asr_i_r_rnd
/* ==========================================================================
Assembly Syntax: Rd32=asrrnd(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_asrrnd_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_asrrnd_RI __builtin_HEXAGON_S2_asr_i_r_rnd_goodsyntax
/* ==========================================================================
Assembly Syntax: Rd32=vasrw(Rss32,#u5)
C Intrinsic Prototype: Word32 Q6_R_vasrw_PI(Word64 Rss, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vasrw_PI __builtin_HEXAGON_S2_asr_i_svw_trun
/* ==========================================================================
Assembly Syntax: Rdd32=vasrh(Rss32,#u4)
C Intrinsic Prototype: Word64 Q6_P_vasrh_PI(Word64 Rss, Word32 Iu4)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vasrh_PI __builtin_HEXAGON_S2_asr_i_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vasrw(Rss32,#u5)
C Intrinsic Prototype: Word64 Q6_P_vasrw_PI(Word64 Rss, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vasrw_PI __builtin_HEXAGON_S2_asr_i_vw
/* ==========================================================================
Assembly Syntax: Rdd32=asr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asr_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asr_PR __builtin_HEXAGON_S2_asr_r_p
/* ==========================================================================
Assembly Syntax: Rxx32+=asr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asracc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asracc_PR __builtin_HEXAGON_S2_asr_r_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=asr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asrand_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asrand_PR __builtin_HEXAGON_S2_asr_r_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=asr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asrnac_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asrnac_PR __builtin_HEXAGON_S2_asr_r_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=asr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asror_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asror_PR __builtin_HEXAGON_S2_asr_r_p_or
/* ==========================================================================
Assembly Syntax: Rxx32^=asr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_asrxacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_asrxacc_PR __builtin_HEXAGON_S2_asr_r_p_xor
/* ==========================================================================
Assembly Syntax: Rd32=asr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asr_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asr_RR __builtin_HEXAGON_S2_asr_r_r
/* ==========================================================================
Assembly Syntax: Rx32+=asr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asracc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asracc_RR __builtin_HEXAGON_S2_asr_r_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=asr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asrand_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asrand_RR __builtin_HEXAGON_S2_asr_r_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=asr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asrnac_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asrnac_RR __builtin_HEXAGON_S2_asr_r_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=asr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_asror_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asror_RR __builtin_HEXAGON_S2_asr_r_r_or
/* ==========================================================================
Assembly Syntax: Rd32=asr(Rs32,Rt32):sat
C Intrinsic Prototype: Word32 Q6_R_asr_RR_sat(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_asr_RR_sat __builtin_HEXAGON_S2_asr_r_r_sat
/* ==========================================================================
Assembly Syntax: Rd32=vasrw(Rss32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_vasrw_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vasrw_PR __builtin_HEXAGON_S2_asr_r_svw_trun
/* ==========================================================================
Assembly Syntax: Rdd32=vasrh(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vasrh_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vasrh_PR __builtin_HEXAGON_S2_asr_r_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vasrw(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vasrw_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vasrw_PR __builtin_HEXAGON_S2_asr_r_vw
/* ==========================================================================
Assembly Syntax: Rd32=brev(Rs32)
C Intrinsic Prototype: Word32 Q6_R_brev_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_brev_R __builtin_HEXAGON_S2_brev
/* ==========================================================================
Assembly Syntax: Rdd32=brev(Rss32)
C Intrinsic Prototype: Word64 Q6_P_brev_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_brev_P __builtin_HEXAGON_S2_brevp
/* ==========================================================================
Assembly Syntax: Rd32=cl0(Rs32)
C Intrinsic Prototype: Word32 Q6_R_cl0_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cl0_R __builtin_HEXAGON_S2_cl0
/* ==========================================================================
Assembly Syntax: Rd32=cl0(Rss32)
C Intrinsic Prototype: Word32 Q6_R_cl0_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cl0_P __builtin_HEXAGON_S2_cl0p
/* ==========================================================================
Assembly Syntax: Rd32=cl1(Rs32)
C Intrinsic Prototype: Word32 Q6_R_cl1_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cl1_R __builtin_HEXAGON_S2_cl1
/* ==========================================================================
Assembly Syntax: Rd32=cl1(Rss32)
C Intrinsic Prototype: Word32 Q6_R_cl1_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_cl1_P __builtin_HEXAGON_S2_cl1p
/* ==========================================================================
Assembly Syntax: Rd32=clb(Rs32)
C Intrinsic Prototype: Word32 Q6_R_clb_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_clb_R __builtin_HEXAGON_S2_clb
/* ==========================================================================
Assembly Syntax: Rd32=normamt(Rs32)
C Intrinsic Prototype: Word32 Q6_R_normamt_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_normamt_R __builtin_HEXAGON_S2_clbnorm
/* ==========================================================================
Assembly Syntax: Rd32=clb(Rss32)
C Intrinsic Prototype: Word32 Q6_R_clb_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_clb_P __builtin_HEXAGON_S2_clbp
/* ==========================================================================
Assembly Syntax: Rd32=clrbit(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_clrbit_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_clrbit_RI __builtin_HEXAGON_S2_clrbit_i
/* ==========================================================================
Assembly Syntax: Rd32=clrbit(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_clrbit_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_clrbit_RR __builtin_HEXAGON_S2_clrbit_r
/* ==========================================================================
Assembly Syntax: Rd32=ct0(Rs32)
C Intrinsic Prototype: Word32 Q6_R_ct0_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_ct0_R __builtin_HEXAGON_S2_ct0
/* ==========================================================================
Assembly Syntax: Rd32=ct0(Rss32)
C Intrinsic Prototype: Word32 Q6_R_ct0_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_ct0_P __builtin_HEXAGON_S2_ct0p
/* ==========================================================================
Assembly Syntax: Rd32=ct1(Rs32)
C Intrinsic Prototype: Word32 Q6_R_ct1_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_ct1_R __builtin_HEXAGON_S2_ct1
/* ==========================================================================
Assembly Syntax: Rd32=ct1(Rss32)
C Intrinsic Prototype: Word32 Q6_R_ct1_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_ct1_P __builtin_HEXAGON_S2_ct1p
/* ==========================================================================
Assembly Syntax: Rdd32=deinterleave(Rss32)
C Intrinsic Prototype: Word64 Q6_P_deinterleave_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_deinterleave_P __builtin_HEXAGON_S2_deinterleave
/* ==========================================================================
Assembly Syntax: Rd32=extractu(Rs32,#u5,#U5)
C Intrinsic Prototype: Word32 Q6_R_extractu_RII(Word32 Rs, Word32 Iu5, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_extractu_RII __builtin_HEXAGON_S2_extractu
/* ==========================================================================
Assembly Syntax: Rd32=extractu(Rs32,Rtt32)
C Intrinsic Prototype: Word32 Q6_R_extractu_RP(Word32 Rs, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_extractu_RP __builtin_HEXAGON_S2_extractu_rp
/* ==========================================================================
Assembly Syntax: Rdd32=extractu(Rss32,#u6,#U6)
C Intrinsic Prototype: Word64 Q6_P_extractu_PII(Word64 Rss, Word32 Iu6, Word32 IU6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_extractu_PII __builtin_HEXAGON_S2_extractup
/* ==========================================================================
Assembly Syntax: Rdd32=extractu(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_extractu_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_extractu_PP __builtin_HEXAGON_S2_extractup_rp
/* ==========================================================================
Assembly Syntax: Rx32=insert(Rs32,#u5,#U5)
C Intrinsic Prototype: Word32 Q6_R_insert_RII(Word32 Rx, Word32 Rs, Word32 Iu5, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_insert_RII __builtin_HEXAGON_S2_insert
/* ==========================================================================
Assembly Syntax: Rx32=insert(Rs32,Rtt32)
C Intrinsic Prototype: Word32 Q6_R_insert_RP(Word32 Rx, Word32 Rs, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_insert_RP __builtin_HEXAGON_S2_insert_rp
/* ==========================================================================
Assembly Syntax: Rxx32=insert(Rss32,#u6,#U6)
C Intrinsic Prototype: Word64 Q6_P_insert_PII(Word64 Rxx, Word64 Rss, Word32 Iu6, Word32 IU6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_insert_PII __builtin_HEXAGON_S2_insertp
/* ==========================================================================
Assembly Syntax: Rxx32=insert(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_insert_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_insert_PP __builtin_HEXAGON_S2_insertp_rp
/* ==========================================================================
Assembly Syntax: Rdd32=interleave(Rss32)
C Intrinsic Prototype: Word64 Q6_P_interleave_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_interleave_P __builtin_HEXAGON_S2_interleave
/* ==========================================================================
Assembly Syntax: Rdd32=lfs(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_lfs_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lfs_PP __builtin_HEXAGON_S2_lfsp
/* ==========================================================================
Assembly Syntax: Rdd32=lsl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsl_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsl_PR __builtin_HEXAGON_S2_lsl_r_p
/* ==========================================================================
Assembly Syntax: Rxx32+=lsl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lslacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lslacc_PR __builtin_HEXAGON_S2_lsl_r_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=lsl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsland_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsland_PR __builtin_HEXAGON_S2_lsl_r_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=lsl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lslnac_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lslnac_PR __builtin_HEXAGON_S2_lsl_r_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=lsl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lslor_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lslor_PR __builtin_HEXAGON_S2_lsl_r_p_or
/* ==========================================================================
Assembly Syntax: Rxx32^=lsl(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lslxacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lslxacc_PR __builtin_HEXAGON_S2_lsl_r_p_xor
/* ==========================================================================
Assembly Syntax: Rd32=lsl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsl_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsl_RR __builtin_HEXAGON_S2_lsl_r_r
/* ==========================================================================
Assembly Syntax: Rx32+=lsl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lslacc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lslacc_RR __builtin_HEXAGON_S2_lsl_r_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=lsl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsland_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsland_RR __builtin_HEXAGON_S2_lsl_r_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=lsl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lslnac_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lslnac_RR __builtin_HEXAGON_S2_lsl_r_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=lsl(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lslor_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lslor_RR __builtin_HEXAGON_S2_lsl_r_r_or
/* ==========================================================================
Assembly Syntax: Rdd32=vlslh(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vlslh_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vlslh_PR __builtin_HEXAGON_S2_lsl_r_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vlslw(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vlslw_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vlslw_PR __builtin_HEXAGON_S2_lsl_r_vw
/* ==========================================================================
Assembly Syntax: Rdd32=lsr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_lsr_PI(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsr_PI __builtin_HEXAGON_S2_lsr_i_p
/* ==========================================================================
Assembly Syntax: Rxx32+=lsr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_lsracc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsracc_PI __builtin_HEXAGON_S2_lsr_i_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=lsr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_lsrand_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsrand_PI __builtin_HEXAGON_S2_lsr_i_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=lsr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_lsrnac_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsrnac_PI __builtin_HEXAGON_S2_lsr_i_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=lsr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_lsror_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsror_PI __builtin_HEXAGON_S2_lsr_i_p_or
/* ==========================================================================
Assembly Syntax: Rxx32^=lsr(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_lsrxacc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsrxacc_PI __builtin_HEXAGON_S2_lsr_i_p_xacc
/* ==========================================================================
Assembly Syntax: Rd32=lsr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_lsr_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsr_RI __builtin_HEXAGON_S2_lsr_i_r
/* ==========================================================================
Assembly Syntax: Rx32+=lsr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_lsracc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsracc_RI __builtin_HEXAGON_S2_lsr_i_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=lsr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_lsrand_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsrand_RI __builtin_HEXAGON_S2_lsr_i_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=lsr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_lsrnac_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsrnac_RI __builtin_HEXAGON_S2_lsr_i_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=lsr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_lsror_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsror_RI __builtin_HEXAGON_S2_lsr_i_r_or
/* ==========================================================================
Assembly Syntax: Rx32^=lsr(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_lsrxacc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsrxacc_RI __builtin_HEXAGON_S2_lsr_i_r_xacc
/* ==========================================================================
Assembly Syntax: Rdd32=vlsrh(Rss32,#u4)
C Intrinsic Prototype: Word64 Q6_P_vlsrh_PI(Word64 Rss, Word32 Iu4)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vlsrh_PI __builtin_HEXAGON_S2_lsr_i_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vlsrw(Rss32,#u5)
C Intrinsic Prototype: Word64 Q6_P_vlsrw_PI(Word64 Rss, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vlsrw_PI __builtin_HEXAGON_S2_lsr_i_vw
/* ==========================================================================
Assembly Syntax: Rdd32=lsr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsr_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsr_PR __builtin_HEXAGON_S2_lsr_r_p
/* ==========================================================================
Assembly Syntax: Rxx32+=lsr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsracc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsracc_PR __builtin_HEXAGON_S2_lsr_r_p_acc
/* ==========================================================================
Assembly Syntax: Rxx32&=lsr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsrand_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsrand_PR __builtin_HEXAGON_S2_lsr_r_p_and
/* ==========================================================================
Assembly Syntax: Rxx32-=lsr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsrnac_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsrnac_PR __builtin_HEXAGON_S2_lsr_r_p_nac
/* ==========================================================================
Assembly Syntax: Rxx32|=lsr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsror_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsror_PR __builtin_HEXAGON_S2_lsr_r_p_or
/* ==========================================================================
Assembly Syntax: Rxx32^=lsr(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_lsrxacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_lsrxacc_PR __builtin_HEXAGON_S2_lsr_r_p_xor
/* ==========================================================================
Assembly Syntax: Rd32=lsr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsr_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsr_RR __builtin_HEXAGON_S2_lsr_r_r
/* ==========================================================================
Assembly Syntax: Rx32+=lsr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsracc_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsracc_RR __builtin_HEXAGON_S2_lsr_r_r_acc
/* ==========================================================================
Assembly Syntax: Rx32&=lsr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsrand_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsrand_RR __builtin_HEXAGON_S2_lsr_r_r_and
/* ==========================================================================
Assembly Syntax: Rx32-=lsr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsrnac_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsrnac_RR __builtin_HEXAGON_S2_lsr_r_r_nac
/* ==========================================================================
Assembly Syntax: Rx32|=lsr(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsror_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsror_RR __builtin_HEXAGON_S2_lsr_r_r_or
/* ==========================================================================
Assembly Syntax: Rdd32=vlsrh(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vlsrh_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vlsrh_PR __builtin_HEXAGON_S2_lsr_r_vh
/* ==========================================================================
Assembly Syntax: Rdd32=vlsrw(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vlsrw_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vlsrw_PR __builtin_HEXAGON_S2_lsr_r_vw
/* ==========================================================================
Assembly Syntax: Rdd32=packhl(Rs32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_packhl_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU32_3op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_packhl_RR __builtin_HEXAGON_S2_packhl
/* ==========================================================================
Assembly Syntax: Rd32=parity(Rss32,Rtt32)
C Intrinsic Prototype: Word32 Q6_R_parity_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_parity_PP __builtin_HEXAGON_S2_parityp
/* ==========================================================================
Assembly Syntax: Rd32=setbit(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_setbit_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_setbit_RI __builtin_HEXAGON_S2_setbit_i
/* ==========================================================================
Assembly Syntax: Rd32=setbit(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_setbit_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_setbit_RR __builtin_HEXAGON_S2_setbit_r
/* ==========================================================================
Assembly Syntax: Rdd32=shuffeb(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_shuffeb_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_shuffeb_PP __builtin_HEXAGON_S2_shuffeb
/* ==========================================================================
Assembly Syntax: Rdd32=shuffeh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_shuffeh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_shuffeh_PP __builtin_HEXAGON_S2_shuffeh
/* ==========================================================================
Assembly Syntax: Rdd32=shuffob(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_shuffob_PP(Word64 Rtt, Word64 Rss)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_shuffob_PP __builtin_HEXAGON_S2_shuffob
/* ==========================================================================
Assembly Syntax: Rdd32=shuffoh(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_shuffoh_PP(Word64 Rtt, Word64 Rss)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_shuffoh_PP __builtin_HEXAGON_S2_shuffoh
/* ==========================================================================
Assembly Syntax: memb(Rx32++#s4:0:circ(Mu2))=Rt32
C Intrinsic Prototype: void Q6_memb_IMR_circ(void** Rx, Word32 Is4_0, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memb_IMR_circ __builtin_HEXAGON_S2_storerb_pci
/* ==========================================================================
Assembly Syntax: memb(Rx32++I:circ(Mu2))=Rt32
C Intrinsic Prototype: void Q6_memb_MR_circ(void** Rx, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memb_MR_circ __builtin_HEXAGON_S2_storerb_pcr
/* ==========================================================================
Assembly Syntax: memd(Rx32++#s4:3:circ(Mu2))=Rtt32
C Intrinsic Prototype: void Q6_memd_IMP_circ(void** Rx, Word32 Is4_3, Word32 Mu, Word64 Rtt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memd_IMP_circ __builtin_HEXAGON_S2_storerd_pci
/* ==========================================================================
Assembly Syntax: memd(Rx32++I:circ(Mu2))=Rtt32
C Intrinsic Prototype: void Q6_memd_MP_circ(void** Rx, Word32 Mu, Word64 Rtt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memd_MP_circ __builtin_HEXAGON_S2_storerd_pcr
/* ==========================================================================
Assembly Syntax: memh(Rx32++#s4:1:circ(Mu2))=Rt32.h
C Intrinsic Prototype: void Q6_memh_IMRh_circ(void** Rx, Word32 Is4_1, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memh_IMRh_circ __builtin_HEXAGON_S2_storerf_pci
/* ==========================================================================
Assembly Syntax: memh(Rx32++I:circ(Mu2))=Rt32.h
C Intrinsic Prototype: void Q6_memh_MRh_circ(void** Rx, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memh_MRh_circ __builtin_HEXAGON_S2_storerf_pcr
/* ==========================================================================
Assembly Syntax: memh(Rx32++#s4:1:circ(Mu2))=Rt32
C Intrinsic Prototype: void Q6_memh_IMR_circ(void** Rx, Word32 Is4_1, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memh_IMR_circ __builtin_HEXAGON_S2_storerh_pci
/* ==========================================================================
Assembly Syntax: memh(Rx32++I:circ(Mu2))=Rt32
C Intrinsic Prototype: void Q6_memh_MR_circ(void** Rx, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memh_MR_circ __builtin_HEXAGON_S2_storerh_pcr
/* ==========================================================================
Assembly Syntax: memw(Rx32++#s4:2:circ(Mu2))=Rt32
C Intrinsic Prototype: void Q6_memw_IMR_circ(void** Rx, Word32 Is4_2, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memw_IMR_circ __builtin_HEXAGON_S2_storeri_pci
/* ==========================================================================
Assembly Syntax: memw(Rx32++I:circ(Mu2))=Rt32
C Intrinsic Prototype: void Q6_memw_MR_circ(void** Rx, Word32 Mu, Word32 Rt, void* BaseAddress)
Instruction Type: ST
Execution Slots: SLOT01
========================================================================== */
#define Q6_memw_MR_circ __builtin_HEXAGON_S2_storeri_pcr
/* ==========================================================================
Assembly Syntax: Rd32=vsathb(Rs32)
C Intrinsic Prototype: Word32 Q6_R_vsathb_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsathb_R __builtin_HEXAGON_S2_svsathb
/* ==========================================================================
Assembly Syntax: Rd32=vsathub(Rs32)
C Intrinsic Prototype: Word32 Q6_R_vsathub_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsathub_R __builtin_HEXAGON_S2_svsathub
/* ==========================================================================
Assembly Syntax: Rx32=tableidxb(Rs32,#u4,#U5)
C Intrinsic Prototype: Word32 Q6_R_tableidxb_RII(Word32 Rx, Word32 Rs, Word32 Iu4, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_tableidxb_RII __builtin_HEXAGON_S2_tableidxb_goodsyntax
/* ==========================================================================
Assembly Syntax: Rx32=tableidxd(Rs32,#u4,#U5)
C Intrinsic Prototype: Word32 Q6_R_tableidxd_RII(Word32 Rx, Word32 Rs, Word32 Iu4, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_tableidxd_RII __builtin_HEXAGON_S2_tableidxd_goodsyntax
/* ==========================================================================
Assembly Syntax: Rx32=tableidxh(Rs32,#u4,#U5)
C Intrinsic Prototype: Word32 Q6_R_tableidxh_RII(Word32 Rx, Word32 Rs, Word32 Iu4, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_tableidxh_RII __builtin_HEXAGON_S2_tableidxh_goodsyntax
/* ==========================================================================
Assembly Syntax: Rx32=tableidxw(Rs32,#u4,#U5)
C Intrinsic Prototype: Word32 Q6_R_tableidxw_RII(Word32 Rx, Word32 Rs, Word32 Iu4, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_tableidxw_RII __builtin_HEXAGON_S2_tableidxw_goodsyntax
/* ==========================================================================
Assembly Syntax: Rd32=togglebit(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_togglebit_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_togglebit_RI __builtin_HEXAGON_S2_togglebit_i
/* ==========================================================================
Assembly Syntax: Rd32=togglebit(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_togglebit_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_togglebit_RR __builtin_HEXAGON_S2_togglebit_r
/* ==========================================================================
Assembly Syntax: Pd4=tstbit(Rs32,#u5)
C Intrinsic Prototype: Byte Q6_p_tstbit_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_tstbit_RI __builtin_HEXAGON_S2_tstbit_i
/* ==========================================================================
Assembly Syntax: Pd4=tstbit(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_tstbit_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_tstbit_RR __builtin_HEXAGON_S2_tstbit_r
/* ==========================================================================
Assembly Syntax: Rdd32=valignb(Rtt32,Rss32,#u3)
C Intrinsic Prototype: Word64 Q6_P_valignb_PPI(Word64 Rtt, Word64 Rss, Word32 Iu3)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_valignb_PPI __builtin_HEXAGON_S2_valignib
/* ==========================================================================
Assembly Syntax: Rdd32=valignb(Rtt32,Rss32,Pu4)
C Intrinsic Prototype: Word64 Q6_P_valignb_PPp(Word64 Rtt, Word64 Rss, Byte Pu)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_valignb_PPp __builtin_HEXAGON_S2_valignrb
/* ==========================================================================
Assembly Syntax: Rdd32=vcnegh(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vcnegh_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcnegh_PR __builtin_HEXAGON_S2_vcnegh
/* ==========================================================================
Assembly Syntax: Rdd32=vcrotate(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vcrotate_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vcrotate_PR __builtin_HEXAGON_S2_vcrotate
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcnegh(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_vrcneghacc_PR(Word64 Rxx, Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcneghacc_PR __builtin_HEXAGON_S2_vrcnegh
/* ==========================================================================
Assembly Syntax: Rd32=vrndwh(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vrndwh_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vrndwh_P __builtin_HEXAGON_S2_vrndpackwh
/* ==========================================================================
Assembly Syntax: Rd32=vrndwh(Rss32):sat
C Intrinsic Prototype: Word32 Q6_R_vrndwh_P_sat(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vrndwh_P_sat __builtin_HEXAGON_S2_vrndpackwhs
/* ==========================================================================
Assembly Syntax: Rd32=vsathb(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vsathb_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsathb_P __builtin_HEXAGON_S2_vsathb
/* ==========================================================================
Assembly Syntax: Rdd32=vsathb(Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsathb_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsathb_P __builtin_HEXAGON_S2_vsathb_nopack
/* ==========================================================================
Assembly Syntax: Rd32=vsathub(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vsathub_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsathub_P __builtin_HEXAGON_S2_vsathub
/* ==========================================================================
Assembly Syntax: Rdd32=vsathub(Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsathub_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsathub_P __builtin_HEXAGON_S2_vsathub_nopack
/* ==========================================================================
Assembly Syntax: Rd32=vsatwh(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vsatwh_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsatwh_P __builtin_HEXAGON_S2_vsatwh
/* ==========================================================================
Assembly Syntax: Rdd32=vsatwh(Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsatwh_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsatwh_P __builtin_HEXAGON_S2_vsatwh_nopack
/* ==========================================================================
Assembly Syntax: Rd32=vsatwuh(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vsatwuh_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsatwuh_P __builtin_HEXAGON_S2_vsatwuh
/* ==========================================================================
Assembly Syntax: Rdd32=vsatwuh(Rss32)
C Intrinsic Prototype: Word64 Q6_P_vsatwuh_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsatwuh_P __builtin_HEXAGON_S2_vsatwuh_nopack
/* ==========================================================================
Assembly Syntax: Rd32=vsplatb(Rs32)
C Intrinsic Prototype: Word32 Q6_R_vsplatb_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vsplatb_R __builtin_HEXAGON_S2_vsplatrb
/* ==========================================================================
Assembly Syntax: Rdd32=vsplath(Rs32)
C Intrinsic Prototype: Word64 Q6_P_vsplath_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsplath_R __builtin_HEXAGON_S2_vsplatrh
/* ==========================================================================
Assembly Syntax: Rdd32=vspliceb(Rss32,Rtt32,#u3)
C Intrinsic Prototype: Word64 Q6_P_vspliceb_PPI(Word64 Rss, Word64 Rtt, Word32 Iu3)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vspliceb_PPI __builtin_HEXAGON_S2_vspliceib
/* ==========================================================================
Assembly Syntax: Rdd32=vspliceb(Rss32,Rtt32,Pu4)
C Intrinsic Prototype: Word64 Q6_P_vspliceb_PPp(Word64 Rss, Word64 Rtt, Byte Pu)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vspliceb_PPp __builtin_HEXAGON_S2_vsplicerb
/* ==========================================================================
Assembly Syntax: Rdd32=vsxtbh(Rs32)
C Intrinsic Prototype: Word64 Q6_P_vsxtbh_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsxtbh_R __builtin_HEXAGON_S2_vsxtbh
/* ==========================================================================
Assembly Syntax: Rdd32=vsxthw(Rs32)
C Intrinsic Prototype: Word64 Q6_P_vsxthw_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsxthw_R __builtin_HEXAGON_S2_vsxthw
/* ==========================================================================
Assembly Syntax: Rd32=vtrunehb(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vtrunehb_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vtrunehb_P __builtin_HEXAGON_S2_vtrunehb
/* ==========================================================================
Assembly Syntax: Rdd32=vtrunewh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vtrunewh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vtrunewh_PP __builtin_HEXAGON_S2_vtrunewh
/* ==========================================================================
Assembly Syntax: Rd32=vtrunohb(Rss32)
C Intrinsic Prototype: Word32 Q6_R_vtrunohb_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vtrunohb_P __builtin_HEXAGON_S2_vtrunohb
/* ==========================================================================
Assembly Syntax: Rdd32=vtrunowh(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vtrunowh_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vtrunowh_PP __builtin_HEXAGON_S2_vtrunowh
/* ==========================================================================
Assembly Syntax: Rdd32=vzxtbh(Rs32)
C Intrinsic Prototype: Word64 Q6_P_vzxtbh_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vzxtbh_R __builtin_HEXAGON_S2_vzxtbh
/* ==========================================================================
Assembly Syntax: Rdd32=vzxthw(Rs32)
C Intrinsic Prototype: Word64 Q6_P_vzxthw_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vzxthw_R __builtin_HEXAGON_S2_vzxthw
/* ==========================================================================
Assembly Syntax: Rd32=add(Rs32,add(Ru32,#s6))
C Intrinsic Prototype: Word32 Q6_R_add_add_RRI(Word32 Rs, Word32 Ru, Word32 Is6)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_add_RRI __builtin_HEXAGON_S4_addaddi
/* ==========================================================================
Assembly Syntax: Rx32=add(#u8,asl(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_add_asl_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_asl_IRI __builtin_HEXAGON_S4_addi_asl_ri
/* ==========================================================================
Assembly Syntax: Rx32=add(#u8,lsr(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_add_lsr_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_lsr_IRI __builtin_HEXAGON_S4_addi_lsr_ri
/* ==========================================================================
Assembly Syntax: Rx32=and(#u8,asl(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_and_asl_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_and_asl_IRI __builtin_HEXAGON_S4_andi_asl_ri
/* ==========================================================================
Assembly Syntax: Rx32=and(#u8,lsr(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_and_lsr_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_and_lsr_IRI __builtin_HEXAGON_S4_andi_lsr_ri
/* ==========================================================================
Assembly Syntax: Rd32=add(clb(Rs32),#s6)
C Intrinsic Prototype: Word32 Q6_R_add_clb_RI(Word32 Rs, Word32 Is6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_clb_RI __builtin_HEXAGON_S4_clbaddi
/* ==========================================================================
Assembly Syntax: Rd32=add(clb(Rss32),#s6)
C Intrinsic Prototype: Word32 Q6_R_add_clb_PI(Word64 Rss, Word32 Is6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_clb_PI __builtin_HEXAGON_S4_clbpaddi
/* ==========================================================================
Assembly Syntax: Rd32=normamt(Rss32)
C Intrinsic Prototype: Word32 Q6_R_normamt_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_normamt_P __builtin_HEXAGON_S4_clbpnorm
/* ==========================================================================
Assembly Syntax: Rd32=extract(Rs32,#u5,#U5)
C Intrinsic Prototype: Word32 Q6_R_extract_RII(Word32 Rs, Word32 Iu5, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_extract_RII __builtin_HEXAGON_S4_extract
/* ==========================================================================
Assembly Syntax: Rd32=extract(Rs32,Rtt32)
C Intrinsic Prototype: Word32 Q6_R_extract_RP(Word32 Rs, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_extract_RP __builtin_HEXAGON_S4_extract_rp
/* ==========================================================================
Assembly Syntax: Rdd32=extract(Rss32,#u6,#U6)
C Intrinsic Prototype: Word64 Q6_P_extract_PII(Word64 Rss, Word32 Iu6, Word32 IU6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_extract_PII __builtin_HEXAGON_S4_extractp
/* ==========================================================================
Assembly Syntax: Rdd32=extract(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_extract_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_extract_PP __builtin_HEXAGON_S4_extractp_rp
/* ==========================================================================
Assembly Syntax: Rd32=lsl(#s6,Rt32)
C Intrinsic Prototype: Word32 Q6_R_lsl_IR(Word32 Is6, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_lsl_IR __builtin_HEXAGON_S4_lsli
/* ==========================================================================
Assembly Syntax: Pd4=!tstbit(Rs32,#u5)
C Intrinsic Prototype: Byte Q6_p_not_tstbit_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_tstbit_RI __builtin_HEXAGON_S4_ntstbit_i
/* ==========================================================================
Assembly Syntax: Pd4=!tstbit(Rs32,Rt32)
C Intrinsic Prototype: Byte Q6_p_not_tstbit_RR(Word32 Rs, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_tstbit_RR __builtin_HEXAGON_S4_ntstbit_r
/* ==========================================================================
Assembly Syntax: Rx32|=and(Rs32,#s10)
C Intrinsic Prototype: Word32 Q6_R_andor_RI(Word32 Rx, Word32 Rs, Word32 Is10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_andor_RI __builtin_HEXAGON_S4_or_andi
/* ==========================================================================
Assembly Syntax: Rx32=or(Ru32,and(Rx32,#s10))
C Intrinsic Prototype: Word32 Q6_R_or_and_RRI(Word32 Ru, Word32 Rx, Word32 Is10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_or_and_RRI __builtin_HEXAGON_S4_or_andix
/* ==========================================================================
Assembly Syntax: Rx32|=or(Rs32,#s10)
C Intrinsic Prototype: Word32 Q6_R_oror_RI(Word32 Rx, Word32 Rs, Word32 Is10)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_oror_RI __builtin_HEXAGON_S4_or_ori
/* ==========================================================================
Assembly Syntax: Rx32=or(#u8,asl(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_or_asl_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_or_asl_IRI __builtin_HEXAGON_S4_ori_asl_ri
/* ==========================================================================
Assembly Syntax: Rx32=or(#u8,lsr(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_or_lsr_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_or_lsr_IRI __builtin_HEXAGON_S4_ori_lsr_ri
/* ==========================================================================
Assembly Syntax: Rd32=parity(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_parity_RR(Word32 Rs, Word32 Rt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_parity_RR __builtin_HEXAGON_S4_parity
/* ==========================================================================
Assembly Syntax: Rd32=add(Rs32,sub(#s6,Ru32))
C Intrinsic Prototype: Word32 Q6_R_add_sub_RIR(Word32 Rs, Word32 Is6, Word32 Ru)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_add_sub_RIR __builtin_HEXAGON_S4_subaddi
/* ==========================================================================
Assembly Syntax: Rx32=sub(#u8,asl(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_sub_asl_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_asl_IRI __builtin_HEXAGON_S4_subi_asl_ri
/* ==========================================================================
Assembly Syntax: Rx32=sub(#u8,lsr(Rx32,#U5))
C Intrinsic Prototype: Word32 Q6_R_sub_lsr_IRI(Word32 Iu8, Word32 Rx, Word32 IU5)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_sub_lsr_IRI __builtin_HEXAGON_S4_subi_lsr_ri
/* ==========================================================================
Assembly Syntax: Rdd32=vrcrotate(Rss32,Rt32,#u2)
C Intrinsic Prototype: Word64 Q6_P_vrcrotate_PRI(Word64 Rss, Word32 Rt, Word32 Iu2)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcrotate_PRI __builtin_HEXAGON_S4_vrcrotate
/* ==========================================================================
Assembly Syntax: Rxx32+=vrcrotate(Rss32,Rt32,#u2)
C Intrinsic Prototype: Word64 Q6_P_vrcrotateacc_PRI(Word64 Rxx, Word64 Rss, Word32 Rt, Word32 Iu2)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vrcrotateacc_PRI __builtin_HEXAGON_S4_vrcrotate_acc
/* ==========================================================================
Assembly Syntax: Rdd32=vxaddsubh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vxaddsubh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vxaddsubh_PP_sat __builtin_HEXAGON_S4_vxaddsubh
/* ==========================================================================
Assembly Syntax: Rdd32=vxaddsubh(Rss32,Rtt32):rnd:>>1:sat
C Intrinsic Prototype: Word64 Q6_P_vxaddsubh_PP_rnd_rs1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vxaddsubh_PP_rnd_rs1_sat __builtin_HEXAGON_S4_vxaddsubhr
/* ==========================================================================
Assembly Syntax: Rdd32=vxaddsubw(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vxaddsubw_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vxaddsubw_PP_sat __builtin_HEXAGON_S4_vxaddsubw
/* ==========================================================================
Assembly Syntax: Rdd32=vxsubaddh(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vxsubaddh_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vxsubaddh_PP_sat __builtin_HEXAGON_S4_vxsubaddh
/* ==========================================================================
Assembly Syntax: Rdd32=vxsubaddh(Rss32,Rtt32):rnd:>>1:sat
C Intrinsic Prototype: Word64 Q6_P_vxsubaddh_PP_rnd_rs1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vxsubaddh_PP_rnd_rs1_sat __builtin_HEXAGON_S4_vxsubaddhr
/* ==========================================================================
Assembly Syntax: Rdd32=vxsubaddw(Rss32,Rtt32):sat
C Intrinsic Prototype: Word64 Q6_P_vxsubaddw_PP_sat(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vxsubaddw_PP_sat __builtin_HEXAGON_S4_vxsubaddw
/* ==========================================================================
Assembly Syntax: Rd32=vasrhub(Rss32,#u4):rnd:sat
C Intrinsic Prototype: Word32 Q6_R_vasrhub_PI_rnd_sat(Word64 Rss, Word32 Iu4)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_R_vasrhub_PI_rnd_sat __builtin_HEXAGON_S5_asrhub_rnd_sat_goodsyntax
/* ==========================================================================
Assembly Syntax: Rd32=vasrhub(Rss32,#u4):sat
C Intrinsic Prototype: Word32 Q6_R_vasrhub_PI_sat(Word64 Rss, Word32 Iu4)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_vasrhub_PI_sat __builtin_HEXAGON_S5_asrhub_sat
/* ==========================================================================
Assembly Syntax: Rd32=popcount(Rss32)
C Intrinsic Prototype: Word32 Q6_R_popcount_P(Word64 Rss)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_popcount_P __builtin_HEXAGON_S5_popcountp
/* ==========================================================================
Assembly Syntax: Rdd32=vasrh(Rss32,#u4):rnd
C Intrinsic Prototype: Word64 Q6_P_vasrh_PI_rnd(Word64 Rss, Word32 Iu4)
Instruction Type: S_2op
Execution Slots: SLOT0123
========================================================================== */
#define Q6_P_vasrh_PI_rnd __builtin_HEXAGON_S5_vasrhrnd_goodsyntax
/* ==========================================================================
Assembly Syntax: dccleana(Rs32)
C Intrinsic Prototype: void Q6_dccleana_A(Address Rs)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dccleana_A __builtin_HEXAGON_Y2_dccleana
/* ==========================================================================
Assembly Syntax: dccleaninva(Rs32)
C Intrinsic Prototype: void Q6_dccleaninva_A(Address Rs)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dccleaninva_A __builtin_HEXAGON_Y2_dccleaninva
/* ==========================================================================
Assembly Syntax: dcfetch(Rs32)
C Intrinsic Prototype: void Q6_dcfetch_A(Address Rs)
Instruction Type: MAPPING
Execution Slots: SLOT0123
========================================================================== */
#define Q6_dcfetch_A __builtin_HEXAGON_Y2_dcfetch
/* ==========================================================================
Assembly Syntax: dcinva(Rs32)
C Intrinsic Prototype: void Q6_dcinva_A(Address Rs)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dcinva_A __builtin_HEXAGON_Y2_dcinva
/* ==========================================================================
Assembly Syntax: dczeroa(Rs32)
C Intrinsic Prototype: void Q6_dczeroa_A(Address Rs)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dczeroa_A __builtin_HEXAGON_Y2_dczeroa
/* ==========================================================================
Assembly Syntax: l2fetch(Rs32,Rt32)
C Intrinsic Prototype: void Q6_l2fetch_AR(Address Rs, Word32 Rt)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_l2fetch_AR __builtin_HEXAGON_Y4_l2fetch
/* ==========================================================================
Assembly Syntax: l2fetch(Rs32,Rtt32)
C Intrinsic Prototype: void Q6_l2fetch_AP(Address Rs, Word64 Rtt)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_l2fetch_AP __builtin_HEXAGON_Y5_l2fetch
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rdd32=rol(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_rol_PI(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_rol_PI __builtin_HEXAGON_S6_rol_i_p
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rxx32+=rol(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_rolacc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_rolacc_PI __builtin_HEXAGON_S6_rol_i_p_acc
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rxx32&=rol(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_roland_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_roland_PI __builtin_HEXAGON_S6_rol_i_p_and
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rxx32-=rol(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_rolnac_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_rolnac_PI __builtin_HEXAGON_S6_rol_i_p_nac
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rxx32|=rol(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_rolor_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_rolor_PI __builtin_HEXAGON_S6_rol_i_p_or
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rxx32^=rol(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_rolxacc_PI(Word64 Rxx, Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_rolxacc_PI __builtin_HEXAGON_S6_rol_i_p_xacc
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rd32=rol(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_rol_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_rol_RI __builtin_HEXAGON_S6_rol_i_r
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rx32+=rol(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_rolacc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_rolacc_RI __builtin_HEXAGON_S6_rol_i_r_acc
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rx32&=rol(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_roland_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_roland_RI __builtin_HEXAGON_S6_rol_i_r_and
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rx32-=rol(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_rolnac_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_rolnac_RI __builtin_HEXAGON_S6_rol_i_r_nac
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rx32|=rol(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_rolor_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_rolor_RI __builtin_HEXAGON_S6_rol_i_r_or
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 60
/* ==========================================================================
Assembly Syntax: Rx32^=rol(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_rolxacc_RI(Word32 Rx, Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_rolxacc_RI __builtin_HEXAGON_S6_rol_i_r_xacc
#endif /* __HEXAGON_ARCH___ >= 60 */
#if __HEXAGON_ARCH__ >= 62
/* ==========================================================================
Assembly Syntax: Rdd32=vabsdiffb(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vabsdiffb_PP(Word64 Rtt, Word64 Rss)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsdiffb_PP __builtin_HEXAGON_M6_vabsdiffb
#endif /* __HEXAGON_ARCH___ >= 62 */
#if __HEXAGON_ARCH__ >= 62
/* ==========================================================================
Assembly Syntax: Rdd32=vabsdiffub(Rtt32,Rss32)
C Intrinsic Prototype: Word64 Q6_P_vabsdiffub_PP(Word64 Rtt, Word64 Rss)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vabsdiffub_PP __builtin_HEXAGON_M6_vabsdiffub
#endif /* __HEXAGON_ARCH___ >= 62 */
#if __HEXAGON_ARCH__ >= 62
/* ==========================================================================
Assembly Syntax: Rdd32=vsplatb(Rs32)
C Intrinsic Prototype: Word64 Q6_P_vsplatb_R(Word32 Rs)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vsplatb_R __builtin_HEXAGON_S6_vsplatrbp
#endif /* __HEXAGON_ARCH___ >= 62 */
#if __HEXAGON_ARCH__ >= 62
/* ==========================================================================
Assembly Syntax: Rdd32=vtrunehb(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vtrunehb_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vtrunehb_PP __builtin_HEXAGON_S6_vtrunehb_ppp
#endif /* __HEXAGON_ARCH___ >= 62 */
#if __HEXAGON_ARCH__ >= 62
/* ==========================================================================
Assembly Syntax: Rdd32=vtrunohb(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vtrunohb_PP(Word64 Rss, Word64 Rtt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vtrunohb_PP __builtin_HEXAGON_S6_vtrunohb_ppp
#endif /* __HEXAGON_ARCH___ >= 62 */
#if __HEXAGON_ARCH__ >= 65
/* ==========================================================================
Assembly Syntax: Pd4=!any8(vcmpb.eq(Rss32,Rtt32))
C Intrinsic Prototype: Byte Q6_p_not_any8_vcmpb_eq_PP(Word64 Rss, Word64 Rtt)
Instruction Type: ALU64
Execution Slots: SLOT23
========================================================================== */
#define Q6_p_not_any8_vcmpb_eq_PP __builtin_HEXAGON_A6_vcmpbeq_notany
#endif /* __HEXAGON_ARCH___ >= 65 */
#if __HEXAGON_ARCH__ >= 66
/* ==========================================================================
Assembly Syntax: Rdd32=dfadd(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfadd_PP(Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfadd_PP __builtin_HEXAGON_F2_dfadd
#endif /* __HEXAGON_ARCH___ >= 66 */
#if __HEXAGON_ARCH__ >= 66
/* ==========================================================================
Assembly Syntax: Rdd32=dfsub(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfsub_PP(Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfsub_PP __builtin_HEXAGON_F2_dfsub
#endif /* __HEXAGON_ARCH___ >= 66 */
#if __HEXAGON_ARCH__ >= 66
/* ==========================================================================
Assembly Syntax: Rx32-=mpyi(Rs32,Rt32)
C Intrinsic Prototype: Word32 Q6_R_mpyinac_RR(Word32 Rx, Word32 Rs, Word32 Rt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mpyinac_RR __builtin_HEXAGON_M2_mnaci
#endif /* __HEXAGON_ARCH___ >= 66 */
#if __HEXAGON_ARCH__ >= 66
/* ==========================================================================
Assembly Syntax: Rd32=mask(#u5,#U5)
C Intrinsic Prototype: Word32 Q6_R_mask_II(Word32 Iu5, Word32 IU5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_mask_II __builtin_HEXAGON_S2_mask
#endif /* __HEXAGON_ARCH___ >= 66 */
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=clip(Rs32,#u5)
C Intrinsic Prototype: Word32 Q6_R_clip_RI(Word32 Rs, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_R_clip_RI __builtin_HEXAGON_A7_clip
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=cround(Rss32,#u6)
C Intrinsic Prototype: Word64 Q6_P_cround_PI(Word64 Rss, Word32 Iu6)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cround_PI __builtin_HEXAGON_A7_croundd_ri
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=cround(Rss32,Rt32)
C Intrinsic Prototype: Word64 Q6_P_cround_PR(Word64 Rss, Word32 Rt)
Instruction Type: S_3op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_cround_PR __builtin_HEXAGON_A7_croundd_rr
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=vclip(Rss32,#u5)
C Intrinsic Prototype: Word64 Q6_P_vclip_PI(Word64 Rss, Word32 Iu5)
Instruction Type: S_2op
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_vclip_PI __builtin_HEXAGON_A7_vclip
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67
/* ==========================================================================
Assembly Syntax: Rdd32=dfmax(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfmax_PP(Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmax_PP __builtin_HEXAGON_F2_dfmax
#endif /* __HEXAGON_ARCH___ >= 67 */
#if __HEXAGON_ARCH__ >= 67
/* ==========================================================================
Assembly Syntax: Rdd32=dfmin(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfmin_PP(Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmin_PP __builtin_HEXAGON_F2_dfmin
#endif /* __HEXAGON_ARCH___ >= 67 */
#if __HEXAGON_ARCH__ >= 67
/* ==========================================================================
Assembly Syntax: Rdd32=dfmpyfix(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfmpyfix_PP(Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmpyfix_PP __builtin_HEXAGON_F2_dfmpyfix
#endif /* __HEXAGON_ARCH___ >= 67 */
#if __HEXAGON_ARCH__ >= 67
/* ==========================================================================
Assembly Syntax: Rxx32+=dfmpyhh(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfmpyhhacc_PP(Float64 Rxx, Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmpyhhacc_PP __builtin_HEXAGON_F2_dfmpyhh
#endif /* __HEXAGON_ARCH___ >= 67 */
#if __HEXAGON_ARCH__ >= 67
/* ==========================================================================
Assembly Syntax: Rxx32+=dfmpylh(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfmpylhacc_PP(Float64 Rxx, Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmpylhacc_PP __builtin_HEXAGON_F2_dfmpylh
#endif /* __HEXAGON_ARCH___ >= 67 */
#if __HEXAGON_ARCH__ >= 67
/* ==========================================================================
Assembly Syntax: Rdd32=dfmpyll(Rss32,Rtt32)
C Intrinsic Prototype: Float64 Q6_P_dfmpyll_PP(Float64 Rss, Float64 Rtt)
Instruction Type: M
Execution Slots: SLOT23
========================================================================== */
#define Q6_P_dfmpyll_PP __builtin_HEXAGON_F2_dfmpyll
#endif /* __HEXAGON_ARCH___ >= 67 */
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=cmpyiw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyiw_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyiw_PP __builtin_HEXAGON_M7_dcmpyiw
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpyiw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyiwacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyiwacc_PP __builtin_HEXAGON_M7_dcmpyiw_acc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=cmpyiw(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_cmpyiw_PP_conj(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyiw_PP_conj __builtin_HEXAGON_M7_dcmpyiwc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpyiw(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_cmpyiwacc_PP_conj(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyiwacc_PP_conj __builtin_HEXAGON_M7_dcmpyiwc_acc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=cmpyrw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyrw_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyrw_PP __builtin_HEXAGON_M7_dcmpyrw
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpyrw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_cmpyrwacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyrwacc_PP __builtin_HEXAGON_M7_dcmpyrw_acc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=cmpyrw(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_cmpyrw_PP_conj(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyrw_PP_conj __builtin_HEXAGON_M7_dcmpyrwc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rxx32+=cmpyrw(Rss32,Rtt32*)
C Intrinsic Prototype: Word64 Q6_P_cmpyrwacc_PP_conj(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_cmpyrwacc_PP_conj __builtin_HEXAGON_M7_dcmpyrwc_acc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rdd32=vdmpyw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vdmpyw_PP(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_vdmpyw_PP __builtin_HEXAGON_M7_vdmpy
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rxx32+=vdmpyw(Rss32,Rtt32)
C Intrinsic Prototype: Word64 Q6_P_vdmpywacc_PP(Word64 Rxx, Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_P_vdmpywacc_PP __builtin_HEXAGON_M7_vdmpy_acc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyiw(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyiw_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyiw_PP_s1_sat __builtin_HEXAGON_M7_wcmpyiw
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyiw(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyiw_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyiw_PP_s1_rnd_sat __builtin_HEXAGON_M7_wcmpyiw_rnd
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyiw(Rss32,Rtt32*):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyiw_PP_conj_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyiw_PP_conj_s1_sat __builtin_HEXAGON_M7_wcmpyiwc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyiw(Rss32,Rtt32*):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyiw_PP_conj_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyiw_PP_conj_s1_rnd_sat __builtin_HEXAGON_M7_wcmpyiwc_rnd
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyrw(Rss32,Rtt32):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyrw_PP_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyrw_PP_s1_sat __builtin_HEXAGON_M7_wcmpyrw
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyrw(Rss32,Rtt32):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyrw_PP_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyrw_PP_s1_rnd_sat __builtin_HEXAGON_M7_wcmpyrw_rnd
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyrw(Rss32,Rtt32*):<<1:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyrw_PP_conj_s1_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyrw_PP_conj_s1_sat __builtin_HEXAGON_M7_wcmpyrwc
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 67 && defined __HEXAGON_AUDIO__
/* ==========================================================================
Assembly Syntax: Rd32=cmpyrw(Rss32,Rtt32*):<<1:rnd:sat
C Intrinsic Prototype: Word32 Q6_R_cmpyrw_PP_conj_s1_rnd_sat(Word64 Rss, Word64 Rtt)
Instruction Type: M
Execution Slots: SLOT3
========================================================================== */
#define Q6_R_cmpyrw_PP_conj_s1_rnd_sat __builtin_HEXAGON_M7_wcmpyrwc_rnd
#endif /* __HEXAGON_ARCH___ >= 67 && defined __HEXAGON_AUDIO__*/
#if __HEXAGON_ARCH__ >= 68
/* ==========================================================================
Assembly Syntax: dmlink(Rs32,Rt32)
C Intrinsic Prototype: void Q6_dmlink_AA(Address Rs, Address Rt)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dmlink_AA __builtin_HEXAGON_Y6_dmlink
#endif /* __HEXAGON_ARCH___ >= 68 */
#if __HEXAGON_ARCH__ >= 68
/* ==========================================================================
Assembly Syntax: Rd32=dmpause
C Intrinsic Prototype: Word32 Q6_R_dmpause()
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_R_dmpause __builtin_HEXAGON_Y6_dmpause
#endif /* __HEXAGON_ARCH___ >= 68 */
#if __HEXAGON_ARCH__ >= 68
/* ==========================================================================
Assembly Syntax: Rd32=dmpoll
C Intrinsic Prototype: Word32 Q6_R_dmpoll()
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_R_dmpoll __builtin_HEXAGON_Y6_dmpoll
#endif /* __HEXAGON_ARCH___ >= 68 */
#if __HEXAGON_ARCH__ >= 68
/* ==========================================================================
Assembly Syntax: dmresume(Rs32)
C Intrinsic Prototype: void Q6_dmresume_A(Address Rs)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dmresume_A __builtin_HEXAGON_Y6_dmresume
#endif /* __HEXAGON_ARCH___ >= 68 */
#if __HEXAGON_ARCH__ >= 68
/* ==========================================================================
Assembly Syntax: dmstart(Rs32)
C Intrinsic Prototype: void Q6_dmstart_A(Address Rs)
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_dmstart_A __builtin_HEXAGON_Y6_dmstart
#endif /* __HEXAGON_ARCH___ >= 68 */
#if __HEXAGON_ARCH__ >= 68
/* ==========================================================================
Assembly Syntax: Rd32=dmwait
C Intrinsic Prototype: Word32 Q6_R_dmwait()
Instruction Type: ST
Execution Slots: SLOT0
========================================================================== */
#define Q6_R_dmwait __builtin_HEXAGON_Y6_dmwait
#endif /* __HEXAGON_ARCH___ >= 68 */
#include <hexagon_circ_brev_intrinsics.h>
#ifdef __HVX__
#include <hvx_hexagon_protos.h>
#endif /* __HVX__ */
#endif
|