1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
|
// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py
// RUN: %clang_cc1 -no-opaque-pointers -ffixed-point -triple x86_64-unknown-linux-gnu -S -emit-llvm %s -o - | FileCheck %s --check-prefixes=CHECK,SIGNED
// RUN: %clang_cc1 -no-opaque-pointers -ffixed-point -triple x86_64-unknown-linux-gnu -S -emit-llvm %s -o - -fpadding-on-unsigned-fixed-point | FileCheck %s --check-prefixes=CHECK,UNSIGNED
short _Accum sa;
_Accum a, a2;
long _Accum la;
unsigned short _Accum usa;
unsigned _Accum ua;
unsigned long _Accum ula;
short _Fract sf;
_Fract f;
long _Fract lf;
unsigned _Fract uf;
_Sat short _Accum sat_sa;
_Sat _Accum sat_a;
_Sat long _Accum sat_la;
_Sat unsigned short _Accum sat_usa;
_Sat unsigned _Accum sat_ua;
_Sat unsigned long _Accum sat_ula;
_Sat short _Fract sat_sf;
_Sat _Fract sat_f;
_Sat long _Fract sat_lf;
_Sat unsigned _Fract sat_uf;
short s;
int i;
unsigned int ui;
float fl;
double d;
// CHECK-LABEL: @fix_same1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: store i32 [[TMP0]], i32* @a2, align 4
// CHECK-NEXT: ret void
//
void fix_same1(void) {
a2 = a;
}
// CHECK-LABEL: @fix_same2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: store i32 [[TMP0]], i32* @a2, align 4
// CHECK-NEXT: ret void
//
void fix_same2(void) {
a2 = (_Accum)a;
}
// CHECK-LABEL: @fix_castdown1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i64, i64* @la, align 8
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i64 [[TMP0]], 16
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i64 [[DOWNSCALE]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_castdown1(void) {
a = la;
}
// CHECK-LABEL: @fix_castdown2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i64, i64* @la, align 8
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i64 [[TMP0]], 16
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i64 [[DOWNSCALE]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_castdown2(void) {
a = (_Accum)la;
}
// CHECK-LABEL: @fix_castdown3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 8
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[DOWNSCALE]] to i16
// CHECK-NEXT: store i16 [[RESIZE]], i16* @sa, align 2
// CHECK-NEXT: ret void
//
void fix_castdown3(void) {
sa = a;
}
// CHECK-LABEL: @fix_castdown4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 8
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[DOWNSCALE]] to i16
// CHECK-NEXT: store i16 [[RESIZE]], i16* @sa, align 2
// CHECK-NEXT: ret void
//
void fix_castdown4(void) {
sa = a;
}
// CHECK-LABEL: @fix_castup1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @sa, align 2
// CHECK-NEXT: [[RESIZE:%.*]] = sext i16 [[TMP0]] to i32
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i32 [[RESIZE]], 8
// CHECK-NEXT: store i32 [[UPSCALE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_castup1(void) {
a = sa;
}
// CHECK-LABEL: @fix_castup2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @sa, align 2
// CHECK-NEXT: [[RESIZE:%.*]] = sext i16 [[TMP0]] to i32
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i32 [[RESIZE]], 8
// CHECK-NEXT: store i32 [[UPSCALE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_castup2(void) {
a = (_Accum)sa;
}
// CHECK-LABEL: @fix_castup3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i64, i64* @la, align 8
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i64 [[TMP0]], 16
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i64 [[DOWNSCALE]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_castup3(void) {
a = la;
}
// CHECK-LABEL: @fix_castup4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i64, i64* @la, align 8
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i64 [[TMP0]], 16
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i64 [[DOWNSCALE]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_castup4(void) {
a = (long _Accum)la;
}
// SIGNED-LABEL: @fix_sign1(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i32 [[TMP0]], 1
// SIGNED-NEXT: store i32 [[UPSCALE]], i32* @ua, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sign1(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// UNSIGNED-NEXT: store i32 [[TMP0]], i32* @ua, align 4
// UNSIGNED-NEXT: ret void
//
void fix_sign1(void) {
ua = a;
}
// SIGNED-LABEL: @fix_sign2(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// SIGNED-NEXT: [[DOWNSCALE:%.*]] = lshr i32 [[TMP0]], 1
// SIGNED-NEXT: store i32 [[DOWNSCALE]], i32* @a, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sign2(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// UNSIGNED-NEXT: store i32 [[TMP0]], i32* @a, align 4
// UNSIGNED-NEXT: ret void
//
void fix_sign2(void) {
a = ua;
}
// SIGNED-LABEL: @fix_sign3(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i32 [[TMP0]], 1
// SIGNED-NEXT: store i32 [[UPSCALE]], i32* @ua, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sign3(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// UNSIGNED-NEXT: store i32 [[TMP0]], i32* @ua, align 4
// UNSIGNED-NEXT: ret void
//
void fix_sign3(void) {
ua = (unsigned _Accum)a;
}
// SIGNED-LABEL: @fix_sign4(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// SIGNED-NEXT: [[DOWNSCALE:%.*]] = lshr i32 [[TMP0]], 1
// SIGNED-NEXT: store i32 [[DOWNSCALE]], i32* @a, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sign4(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// UNSIGNED-NEXT: store i32 [[TMP0]], i32* @a, align 4
// UNSIGNED-NEXT: ret void
//
void fix_sign4(void) {
a = (_Accum)ua;
}
// SIGNED-LABEL: @fix_sign5(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// SIGNED-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i64
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i64 [[RESIZE]], 17
// SIGNED-NEXT: store i64 [[UPSCALE]], i64* @ula, align 8
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sign5(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// UNSIGNED-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i64
// UNSIGNED-NEXT: [[UPSCALE:%.*]] = shl i64 [[RESIZE]], 16
// UNSIGNED-NEXT: store i64 [[UPSCALE]], i64* @ula, align 8
// UNSIGNED-NEXT: ret void
//
void fix_sign5(void) {
ula = a;
}
// CHECK-LABEL: @fix_sat1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 8
// CHECK-NEXT: [[TMP1:%.*]] = icmp sgt i32 [[DOWNSCALE]], 32767
// CHECK-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i32 32767, i32 [[DOWNSCALE]]
// CHECK-NEXT: [[TMP2:%.*]] = icmp slt i32 [[SATMAX]], -32768
// CHECK-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i32 -32768, i32 [[SATMAX]]
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[SATMIN]] to i16
// CHECK-NEXT: store i16 [[RESIZE]], i16* @sat_sa, align 2
// CHECK-NEXT: ret void
//
void fix_sat1(void) {
// Casting down between types
sat_sa = sat_a;
}
// CHECK-LABEL: @fix_sat2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 8
// CHECK-NEXT: [[TMP1:%.*]] = icmp sgt i32 [[DOWNSCALE]], 127
// CHECK-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i32 127, i32 [[DOWNSCALE]]
// CHECK-NEXT: [[TMP2:%.*]] = icmp slt i32 [[SATMAX]], -128
// CHECK-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i32 -128, i32 [[SATMAX]]
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[SATMIN]] to i8
// CHECK-NEXT: store i8 [[RESIZE]], i8* @sat_sf, align 1
// CHECK-NEXT: ret void
//
void fix_sat2(void) {
// Accum to Fract, decreasing scale
sat_sf = sat_a;
}
// CHECK-LABEL: @fix_sat3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: [[TMP1:%.*]] = icmp sgt i32 [[TMP0]], 32767
// CHECK-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i32 32767, i32 [[TMP0]]
// CHECK-NEXT: [[TMP2:%.*]] = icmp slt i32 [[SATMAX]], -32768
// CHECK-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i32 -32768, i32 [[SATMAX]]
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[SATMIN]] to i16
// CHECK-NEXT: store i16 [[RESIZE]], i16* @sat_f, align 2
// CHECK-NEXT: ret void
//
void fix_sat3(void) {
// Accum to Fract, same scale
sat_f = a;
}
// CHECK-LABEL: @fix_sat4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i48
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i48 [[RESIZE]], 16
// CHECK-NEXT: [[TMP1:%.*]] = icmp sgt i48 [[UPSCALE]], 2147483647
// CHECK-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i48 2147483647, i48 [[UPSCALE]]
// CHECK-NEXT: [[TMP2:%.*]] = icmp slt i48 [[SATMAX]], -2147483648
// CHECK-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i48 -2147483648, i48 [[SATMAX]]
// CHECK-NEXT: [[RESIZE1:%.*]] = trunc i48 [[SATMIN]] to i32
// CHECK-NEXT: store i32 [[RESIZE1]], i32* @sat_lf, align 4
// CHECK-NEXT: ret void
//
void fix_sat4(void) {
// Accum to Fract, increasing scale
sat_lf = sat_a;
}
// SIGNED-LABEL: @fix_sat5(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// SIGNED-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 7
// SIGNED-NEXT: [[TMP1:%.*]] = icmp sgt i32 [[DOWNSCALE]], 65535
// SIGNED-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i32 65535, i32 [[DOWNSCALE]]
// SIGNED-NEXT: [[TMP2:%.*]] = icmp slt i32 [[SATMAX]], 0
// SIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i32 0, i32 [[SATMAX]]
// SIGNED-NEXT: [[RESIZE:%.*]] = trunc i32 [[SATMIN]] to i16
// SIGNED-NEXT: store i16 [[RESIZE]], i16* @sat_usa, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sat5(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// UNSIGNED-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 8
// UNSIGNED-NEXT: [[TMP1:%.*]] = icmp sgt i32 [[DOWNSCALE]], 32767
// UNSIGNED-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i32 32767, i32 [[DOWNSCALE]]
// UNSIGNED-NEXT: [[TMP2:%.*]] = icmp slt i32 [[SATMAX]], 0
// UNSIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i32 0, i32 [[SATMAX]]
// UNSIGNED-NEXT: [[RESIZE:%.*]] = trunc i32 [[SATMIN]] to i16
// UNSIGNED-NEXT: store i16 [[RESIZE]], i16* @sat_usa, align 2
// UNSIGNED-NEXT: ret void
//
void fix_sat5(void) {
// Signed to unsigned, decreasing scale
sat_usa = sat_a;
}
// SIGNED-LABEL: @fix_sat6(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// SIGNED-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i33
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i33 [[RESIZE]], 1
// SIGNED-NEXT: [[TMP1:%.*]] = icmp slt i33 [[UPSCALE]], 0
// SIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP1]], i33 0, i33 [[UPSCALE]]
// SIGNED-NEXT: [[RESIZE1:%.*]] = trunc i33 [[SATMIN]] to i32
// SIGNED-NEXT: store i32 [[RESIZE1]], i32* @sat_ua, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sat6(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// UNSIGNED-NEXT: [[TMP1:%.*]] = icmp slt i32 [[TMP0]], 0
// UNSIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP1]], i32 0, i32 [[TMP0]]
// UNSIGNED-NEXT: store i32 [[SATMIN]], i32* @sat_ua, align 4
// UNSIGNED-NEXT: ret void
//
void fix_sat6(void) {
// Signed to unsigned, increasing scale
sat_ua = sat_a;
}
// CHECK-LABEL: @fix_sat7(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: store i32 [[TMP0]], i32* @sat_a, align 4
// CHECK-NEXT: ret void
//
void fix_sat7(void) {
// Nothing when saturating to the same type and size
sat_a = a;
}
// CHECK-LABEL: @fix_sat8(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @sat_a, align 4
// CHECK-NEXT: store i32 [[TMP0]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_sat8(void) {
// Nothing when assigning back
a = sat_a;
}
// CHECK-LABEL: @fix_sat9(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @sat_f, align 2
// CHECK-NEXT: [[RESIZE:%.*]] = sext i16 [[TMP0]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @sat_a, align 4
// CHECK-NEXT: ret void
//
void fix_sat9(void) {
// No overflow when casting from fract to signed accum
sat_a = sat_f;
}
// SIGNED-LABEL: @fix_sat10(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i8, i8* @sat_sf, align 1
// SIGNED-NEXT: [[RESIZE:%.*]] = sext i8 [[TMP0]] to i32
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i32 [[RESIZE]], 9
// SIGNED-NEXT: [[TMP1:%.*]] = icmp slt i32 [[UPSCALE]], 0
// SIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP1]], i32 0, i32 [[UPSCALE]]
// SIGNED-NEXT: store i32 [[SATMIN]], i32* @sat_ua, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_sat10(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i8, i8* @sat_sf, align 1
// UNSIGNED-NEXT: [[RESIZE:%.*]] = sext i8 [[TMP0]] to i32
// UNSIGNED-NEXT: [[UPSCALE:%.*]] = shl i32 [[RESIZE]], 8
// UNSIGNED-NEXT: [[TMP1:%.*]] = icmp slt i32 [[UPSCALE]], 0
// UNSIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP1]], i32 0, i32 [[UPSCALE]]
// UNSIGNED-NEXT: store i32 [[SATMIN]], i32* @sat_ua, align 4
// UNSIGNED-NEXT: ret void
//
void fix_sat10(void) {
// Only get overflow checking if signed fract to unsigned accum
sat_ua = sat_sf;
}
// CHECK-LABEL: @fix_fract1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i32 [[TMP0]], 8
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[DOWNSCALE]] to i8
// CHECK-NEXT: store i8 [[RESIZE]], i8* @sf, align 1
// CHECK-NEXT: ret void
//
void fix_fract1(void) {
// To lower scale
sf = a;
}
// CHECK-LABEL: @fix_fract2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i8, i8* @sf, align 1
// CHECK-NEXT: [[RESIZE:%.*]] = sext i8 [[TMP0]] to i32
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i32 [[RESIZE]], 8
// CHECK-NEXT: store i32 [[UPSCALE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_fract2(void) {
// To higher scale
a = sf;
}
// CHECK-LABEL: @fix_fract3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// CHECK-NEXT: store i16 [[RESIZE]], i16* @f, align 2
// CHECK-NEXT: ret void
//
void fix_fract3(void) {
// To same scale
f = a;
}
// CHECK-LABEL: @fix_fract4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @f, align 2
// CHECK-NEXT: [[RESIZE:%.*]] = sext i16 [[TMP0]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void fix_fract4(void) {
a = f;
}
// CHECK-LABEL: @fix_fract5(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @uf, align 2
// CHECK-NEXT: [[RESIZE:%.*]] = zext i16 [[TMP0]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @ua, align 4
// CHECK-NEXT: ret void
//
void fix_fract5(void) {
// To unsigned
ua = uf;
}
// CHECK-LABEL: @fix_fract6(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// CHECK-NEXT: store i16 [[RESIZE]], i16* @uf, align 2
// CHECK-NEXT: ret void
//
void fix_fract6(void) {
uf = ua;
}
// CHECK-LABEL: @fix_int1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @sa, align 2
// CHECK-NEXT: [[TMP1:%.*]] = icmp slt i16 [[TMP0]], 0
// CHECK-NEXT: [[TMP2:%.*]] = add i16 [[TMP0]], 127
// CHECK-NEXT: [[TMP3:%.*]] = select i1 [[TMP1]], i16 [[TMP2]], i16 [[TMP0]]
// CHECK-NEXT: [[DOWNSCALE:%.*]] = ashr i16 [[TMP3]], 7
// CHECK-NEXT: [[RESIZE:%.*]] = sext i16 [[DOWNSCALE]] to i32
// CHECK-NEXT: store i32 [[RESIZE]], i32* @i, align 4
// CHECK-NEXT: ret void
//
void fix_int1(void) {
// Will need to check for negative values
i = sa;
}
// SIGNED-LABEL: @fix_int2(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i16, i16* @usa, align 2
// SIGNED-NEXT: [[DOWNSCALE:%.*]] = lshr i16 [[TMP0]], 8
// SIGNED-NEXT: [[RESIZE:%.*]] = zext i16 [[DOWNSCALE]] to i32
// SIGNED-NEXT: store i32 [[RESIZE]], i32* @i, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_int2(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i16, i16* @usa, align 2
// UNSIGNED-NEXT: [[DOWNSCALE:%.*]] = lshr i16 [[TMP0]], 7
// UNSIGNED-NEXT: [[RESIZE:%.*]] = zext i16 [[DOWNSCALE]] to i32
// UNSIGNED-NEXT: store i32 [[RESIZE]], i32* @i, align 4
// UNSIGNED-NEXT: ret void
//
void fix_int2(void) {
// No check needed for unsigned fixed points. Can just right shift.
i = usa;
}
// CHECK-LABEL: @int_fix1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @i, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i16 [[RESIZE]], 7
// CHECK-NEXT: store i16 [[UPSCALE]], i16* @sa, align 2
// CHECK-NEXT: ret void
//
void int_fix1(void) {
sa = i;
}
// CHECK-LABEL: @int_fix2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @ui, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i16 [[RESIZE]], 7
// CHECK-NEXT: store i16 [[UPSCALE]], i16* @sa, align 2
// CHECK-NEXT: ret void
//
void int_fix2(void) {
sa = ui;
}
// SIGNED-LABEL: @int_fix3(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @i, align 4
// SIGNED-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i16 [[RESIZE]], 8
// SIGNED-NEXT: store i16 [[UPSCALE]], i16* @usa, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @int_fix3(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @i, align 4
// UNSIGNED-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// UNSIGNED-NEXT: [[UPSCALE:%.*]] = shl i16 [[RESIZE]], 7
// UNSIGNED-NEXT: store i16 [[UPSCALE]], i16* @usa, align 2
// UNSIGNED-NEXT: ret void
//
void int_fix3(void) {
usa = i;
}
// SIGNED-LABEL: @int_fix4(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ui, align 4
// SIGNED-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i16 [[RESIZE]], 8
// SIGNED-NEXT: store i16 [[UPSCALE]], i16* @usa, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @int_fix4(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ui, align 4
// UNSIGNED-NEXT: [[RESIZE:%.*]] = trunc i32 [[TMP0]] to i16
// UNSIGNED-NEXT: [[UPSCALE:%.*]] = shl i16 [[RESIZE]], 7
// UNSIGNED-NEXT: store i16 [[UPSCALE]], i16* @usa, align 2
// UNSIGNED-NEXT: ret void
//
void int_fix4(void) {
usa = ui;
}
// CHECK-LABEL: @int_fix5(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @s, align 2
// CHECK-NEXT: [[RESIZE:%.*]] = sext i16 [[TMP0]] to i64
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i64 [[RESIZE]], 31
// CHECK-NEXT: store i64 [[UPSCALE]], i64* @la, align 8
// CHECK-NEXT: ret void
//
void int_fix5(void) {
la = s;
}
// CHECK-LABEL: @int_sat1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @i, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i39
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i39 [[RESIZE]], 7
// CHECK-NEXT: [[TMP1:%.*]] = icmp sgt i39 [[UPSCALE]], 32767
// CHECK-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i39 32767, i39 [[UPSCALE]]
// CHECK-NEXT: [[TMP2:%.*]] = icmp slt i39 [[SATMAX]], -32768
// CHECK-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i39 -32768, i39 [[SATMAX]]
// CHECK-NEXT: [[RESIZE1:%.*]] = trunc i39 [[SATMIN]] to i16
// CHECK-NEXT: store i16 [[RESIZE1]], i16* @sat_sa, align 2
// CHECK-NEXT: ret void
//
void int_sat1(void) {
sat_sa = i;
}
// CHECK-LABEL: @int_sat2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @ui, align 4
// CHECK-NEXT: [[RESIZE:%.*]] = zext i32 [[TMP0]] to i39
// CHECK-NEXT: [[UPSCALE:%.*]] = shl i39 [[RESIZE]], 7
// CHECK-NEXT: [[TMP1:%.*]] = icmp ugt i39 [[UPSCALE]], 32767
// CHECK-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i39 32767, i39 [[UPSCALE]]
// CHECK-NEXT: [[RESIZE1:%.*]] = trunc i39 [[SATMAX]] to i16
// CHECK-NEXT: store i16 [[RESIZE1]], i16* @sat_sa, align 2
// CHECK-NEXT: ret void
//
void int_sat2(void) {
sat_sa = ui;
}
// SIGNED-LABEL: @int_sat3(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @i, align 4
// SIGNED-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i40
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i40 [[RESIZE]], 8
// SIGNED-NEXT: [[TMP1:%.*]] = icmp sgt i40 [[UPSCALE]], 65535
// SIGNED-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i40 65535, i40 [[UPSCALE]]
// SIGNED-NEXT: [[TMP2:%.*]] = icmp slt i40 [[SATMAX]], 0
// SIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i40 0, i40 [[SATMAX]]
// SIGNED-NEXT: [[RESIZE1:%.*]] = trunc i40 [[SATMIN]] to i16
// SIGNED-NEXT: store i16 [[RESIZE1]], i16* @sat_usa, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @int_sat3(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @i, align 4
// UNSIGNED-NEXT: [[RESIZE:%.*]] = sext i32 [[TMP0]] to i39
// UNSIGNED-NEXT: [[UPSCALE:%.*]] = shl i39 [[RESIZE]], 7
// UNSIGNED-NEXT: [[TMP1:%.*]] = icmp sgt i39 [[UPSCALE]], 32767
// UNSIGNED-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i39 32767, i39 [[UPSCALE]]
// UNSIGNED-NEXT: [[TMP2:%.*]] = icmp slt i39 [[SATMAX]], 0
// UNSIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP2]], i39 0, i39 [[SATMAX]]
// UNSIGNED-NEXT: [[RESIZE1:%.*]] = trunc i39 [[SATMIN]] to i16
// UNSIGNED-NEXT: store i16 [[RESIZE1]], i16* @sat_usa, align 2
// UNSIGNED-NEXT: ret void
//
void int_sat3(void) {
sat_usa = i;
}
// SIGNED-LABEL: @int_sat4(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ui, align 4
// SIGNED-NEXT: [[RESIZE:%.*]] = zext i32 [[TMP0]] to i40
// SIGNED-NEXT: [[UPSCALE:%.*]] = shl i40 [[RESIZE]], 8
// SIGNED-NEXT: [[TMP1:%.*]] = icmp ugt i40 [[UPSCALE]], 65535
// SIGNED-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i40 65535, i40 [[UPSCALE]]
// SIGNED-NEXT: [[RESIZE1:%.*]] = trunc i40 [[SATMAX]] to i16
// SIGNED-NEXT: store i16 [[RESIZE1]], i16* @sat_usa, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @int_sat4(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ui, align 4
// UNSIGNED-NEXT: [[RESIZE:%.*]] = zext i32 [[TMP0]] to i39
// UNSIGNED-NEXT: [[UPSCALE:%.*]] = shl i39 [[RESIZE]], 7
// UNSIGNED-NEXT: [[TMP1:%.*]] = icmp ugt i39 [[UPSCALE]], 32767
// UNSIGNED-NEXT: [[SATMAX:%.*]] = select i1 [[TMP1]], i39 32767, i39 [[UPSCALE]]
// UNSIGNED-NEXT: [[RESIZE1:%.*]] = trunc i39 [[SATMAX]] to i16
// UNSIGNED-NEXT: store i16 [[RESIZE1]], i16* @sat_usa, align 2
// UNSIGNED-NEXT: ret void
//
void int_sat4(void) {
sat_usa = ui;
}
// CHECK-LABEL: @float_fix1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 1.280000e+02
// CHECK-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i16
// CHECK-NEXT: store i16 [[TMP2]], i16* @sa, align 2
// CHECK-NEXT: ret void
//
void float_fix1(void) {
sa = fl;
}
// CHECK-LABEL: @float_fix2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 3.276800e+04
// CHECK-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i32
// CHECK-NEXT: store i32 [[TMP2]], i32* @a, align 4
// CHECK-NEXT: ret void
//
void float_fix2(void) {
a = fl;
}
// CHECK-LABEL: @float_fix3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 0x41E0000000000000
// CHECK-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i64
// CHECK-NEXT: store i64 [[TMP2]], i64* @la, align 8
// CHECK-NEXT: ret void
//
void float_fix3(void) {
la = fl;
}
// CHECK-LABEL: @float_fix4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 1.280000e+02
// CHECK-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i8
// CHECK-NEXT: store i8 [[TMP2]], i8* @sf, align 1
// CHECK-NEXT: ret void
//
void float_fix4(void) {
sf = fl;
}
// CHECK-LABEL: @float_fix5(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 0x41E0000000000000
// CHECK-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i32
// CHECK-NEXT: store i32 [[TMP2]], i32* @lf, align 4
// CHECK-NEXT: ret void
//
void float_fix5(void) {
lf = fl;
}
// SIGNED-LABEL: @float_fix6(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// SIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 6.553600e+04
// SIGNED-NEXT: [[TMP2:%.*]] = fptoui float [[TMP1]] to i32
// SIGNED-NEXT: store i32 [[TMP2]], i32* @ua, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @float_fix6(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// UNSIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 3.276800e+04
// UNSIGNED-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i32
// UNSIGNED-NEXT: store i32 [[TMP2]], i32* @ua, align 4
// UNSIGNED-NEXT: ret void
//
void float_fix6(void) {
ua = fl;
}
// SIGNED-LABEL: @float_fix7(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// SIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 6.553600e+04
// SIGNED-NEXT: [[TMP2:%.*]] = fptoui float [[TMP1]] to i16
// SIGNED-NEXT: store i16 [[TMP2]], i16* @uf, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @float_fix7(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// UNSIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 3.276800e+04
// UNSIGNED-NEXT: [[TMP2:%.*]] = fptosi float [[TMP1]] to i16
// UNSIGNED-NEXT: store i16 [[TMP2]], i16* @uf, align 2
// UNSIGNED-NEXT: ret void
//
void float_fix7(void) {
uf = fl;
}
// CHECK-LABEL: @fix_float1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i16, i16* @sa, align 2
// CHECK-NEXT: [[TMP1:%.*]] = sitofp i16 [[TMP0]] to float
// CHECK-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 7.812500e-03
// CHECK-NEXT: store float [[TMP2]], float* @fl, align 4
// CHECK-NEXT: ret void
//
void fix_float1(void) {
fl = sa;
}
// CHECK-LABEL: @fix_float2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @a, align 4
// CHECK-NEXT: [[TMP1:%.*]] = sitofp i32 [[TMP0]] to float
// CHECK-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3F00000000000000
// CHECK-NEXT: store float [[TMP2]], float* @fl, align 4
// CHECK-NEXT: ret void
//
void fix_float2(void) {
fl = a;
}
// CHECK-LABEL: @fix_float3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i64, i64* @la, align 8
// CHECK-NEXT: [[TMP1:%.*]] = sitofp i64 [[TMP0]] to float
// CHECK-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3E00000000000000
// CHECK-NEXT: store float [[TMP2]], float* @fl, align 4
// CHECK-NEXT: ret void
//
void fix_float3(void) {
fl = la;
}
// CHECK-LABEL: @fix_float4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i8, i8* @sf, align 1
// CHECK-NEXT: [[TMP1:%.*]] = sitofp i8 [[TMP0]] to float
// CHECK-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 7.812500e-03
// CHECK-NEXT: store float [[TMP2]], float* @fl, align 4
// CHECK-NEXT: ret void
//
void fix_float4(void) {
fl = sf;
}
// CHECK-LABEL: @fix_float5(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load i32, i32* @lf, align 4
// CHECK-NEXT: [[TMP1:%.*]] = sitofp i32 [[TMP0]] to float
// CHECK-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3E00000000000000
// CHECK-NEXT: store float [[TMP2]], float* @fl, align 4
// CHECK-NEXT: ret void
//
void fix_float5(void) {
fl = lf;
}
// SIGNED-LABEL: @fix_float6(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// SIGNED-NEXT: [[TMP1:%.*]] = uitofp i32 [[TMP0]] to float
// SIGNED-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3EF0000000000000
// SIGNED-NEXT: store float [[TMP2]], float* @fl, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_float6(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i32, i32* @ua, align 4
// UNSIGNED-NEXT: [[TMP1:%.*]] = uitofp i32 [[TMP0]] to float
// UNSIGNED-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3F00000000000000
// UNSIGNED-NEXT: store float [[TMP2]], float* @fl, align 4
// UNSIGNED-NEXT: ret void
//
void fix_float6(void) {
fl = ua;
}
// SIGNED-LABEL: @fix_float7(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load i16, i16* @uf, align 2
// SIGNED-NEXT: [[TMP1:%.*]] = uitofp i16 [[TMP0]] to float
// SIGNED-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3EF0000000000000
// SIGNED-NEXT: store float [[TMP2]], float* @fl, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @fix_float7(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load i16, i16* @uf, align 2
// UNSIGNED-NEXT: [[TMP1:%.*]] = uitofp i16 [[TMP0]] to float
// UNSIGNED-NEXT: [[TMP2:%.*]] = fmul float [[TMP1]], 0x3F00000000000000
// UNSIGNED-NEXT: store float [[TMP2]], float* @fl, align 4
// UNSIGNED-NEXT: ret void
//
void fix_float7(void) {
fl = uf;
}
// CHECK-LABEL: @float_sat1(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 1.280000e+02
// CHECK-NEXT: [[TMP2:%.*]] = call i16 @llvm.fptosi.sat.i16.f32(float [[TMP1]])
// CHECK-NEXT: store i16 [[TMP2]], i16* @sat_sa, align 2
// CHECK-NEXT: ret void
//
void float_sat1(void) {
sat_sa = fl;
}
// CHECK-LABEL: @float_sat2(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 3.276800e+04
// CHECK-NEXT: [[TMP2:%.*]] = call i32 @llvm.fptosi.sat.i32.f32(float [[TMP1]])
// CHECK-NEXT: store i32 [[TMP2]], i32* @sat_a, align 4
// CHECK-NEXT: ret void
//
void float_sat2(void) {
sat_a = fl;
}
// CHECK-LABEL: @float_sat3(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 0x41E0000000000000
// CHECK-NEXT: [[TMP2:%.*]] = call i64 @llvm.fptosi.sat.i64.f32(float [[TMP1]])
// CHECK-NEXT: store i64 [[TMP2]], i64* @sat_la, align 8
// CHECK-NEXT: ret void
//
void float_sat3(void) {
sat_la = fl;
}
// CHECK-LABEL: @float_sat4(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// CHECK-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 1.280000e+02
// CHECK-NEXT: [[TMP2:%.*]] = call i8 @llvm.fptosi.sat.i8.f32(float [[TMP1]])
// CHECK-NEXT: store i8 [[TMP2]], i8* @sat_sf, align 1
// CHECK-NEXT: ret void
//
void float_sat4(void) {
sat_sf = fl;
}
// SIGNED-LABEL: @float_sat5(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// SIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 6.553600e+04
// SIGNED-NEXT: [[TMP2:%.*]] = call i32 @llvm.fptoui.sat.i32.f32(float [[TMP1]])
// SIGNED-NEXT: store i32 [[TMP2]], i32* @sat_ua, align 4
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @float_sat5(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// UNSIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 3.276800e+04
// UNSIGNED-NEXT: [[TMP2:%.*]] = call i32 @llvm.fptosi.sat.i32.f32(float [[TMP1]])
// UNSIGNED-NEXT: [[TMP3:%.*]] = icmp slt i32 [[TMP2]], 0
// UNSIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP3]], i32 0, i32 [[TMP2]]
// UNSIGNED-NEXT: store i32 [[SATMIN]], i32* @sat_ua, align 4
// UNSIGNED-NEXT: ret void
//
void float_sat5(void) {
sat_ua = fl;
}
// SIGNED-LABEL: @float_sat6(
// SIGNED-NEXT: entry:
// SIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// SIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 6.553600e+04
// SIGNED-NEXT: [[TMP2:%.*]] = call i16 @llvm.fptoui.sat.i16.f32(float [[TMP1]])
// SIGNED-NEXT: store i16 [[TMP2]], i16* @sat_uf, align 2
// SIGNED-NEXT: ret void
//
// UNSIGNED-LABEL: @float_sat6(
// UNSIGNED-NEXT: entry:
// UNSIGNED-NEXT: [[TMP0:%.*]] = load float, float* @fl, align 4
// UNSIGNED-NEXT: [[TMP1:%.*]] = fmul float [[TMP0]], 3.276800e+04
// UNSIGNED-NEXT: [[TMP2:%.*]] = call i16 @llvm.fptosi.sat.i16.f32(float [[TMP1]])
// UNSIGNED-NEXT: [[TMP3:%.*]] = icmp slt i16 [[TMP2]], 0
// UNSIGNED-NEXT: [[SATMIN:%.*]] = select i1 [[TMP3]], i16 0, i16 [[TMP2]]
// UNSIGNED-NEXT: store i16 [[SATMIN]], i16* @sat_uf, align 2
// UNSIGNED-NEXT: ret void
//
void float_sat6(void) {
sat_uf = fl;
}
|