File: shift-dagcombine.ll

package info (click to toggle)
llvm-toolchain-15 1%3A15.0.6-4
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,554,644 kB
  • sloc: cpp: 5,922,452; ansic: 1,012,136; asm: 674,362; python: 191,568; objc: 73,855; f90: 42,327; lisp: 31,913; pascal: 11,973; javascript: 10,144; sh: 9,421; perl: 7,447; ml: 5,527; awk: 3,523; makefile: 2,520; xml: 885; cs: 573; fortran: 567
file content (71 lines) | stat: -rw-r--r-- 2,101 bytes parent folder | download | duplicates (11)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
; RUN: llc -march=mips -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s

define void @ashr_v4i32(<4 x i32>* %c) nounwind {
  ; CHECK-LABEL: ashr_v4i32:

  %1 = ashr <4 x i32> <i32 1, i32 2, i32 4, i32 8>,
                      <i32 0, i32 1, i32 2, i32 3>
  ; CHECK-NOT: sra
  ; CHECK-DAG: ldi.w [[R1:\$w[0-9]+]], 1
  ; CHECK-NOT: sra
  store volatile <4 x i32> %1, <4 x i32>* %c
  ; CHECK-DAG: st.w [[R1]], 0($4)

  %2 = ashr <4 x i32> <i32 -2, i32 -4, i32 -8, i32 -16>,
                      <i32 0, i32 1, i32 2, i32 3>
  ; CHECK-NOT: sra
  ; CHECK-DAG: ldi.w [[R1:\$w[0-9]+]], -2
  ; CHECK-NOT: sra
  store volatile <4 x i32> %2, <4 x i32>* %c
  ; CHECK-DAG: st.w [[R1]], 0($4)

  ret void
  ; CHECK-LABEL: .size ashr_v4i32
}

define void @lshr_v4i32(<4 x i32>* %c) nounwind {
  ; CHECK-LABEL: lshr_v4i32:

  %1 = lshr <4 x i32> <i32 1, i32 2, i32 4, i32 8>,
                      <i32 0, i32 1, i32 2, i32 3>
  ; CHECK-NOT: srl
  ; CHECK-DAG: ldi.w [[R1:\$w[0-9]+]], 1
  ; CHECK-NOT: srl
  store volatile <4 x i32> %1, <4 x i32>* %c
  ; CHECK-DAG: st.w [[R1]], 0($4)

  %2 = lshr <4 x i32> <i32 -2, i32 -4, i32 -8, i32 -16>,
                      <i32 0, i32 1, i32 2, i32 3>
  ; CHECK-NOT: srl
  ; CHECK-DAG: addiu [[CPOOL:\$[0-9]+]], {{.*}}, %lo($
  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0([[CPOOL]])
  ; CHECK-NOT: srl
  store volatile <4 x i32> %2, <4 x i32>* %c
  ; CHECK-DAG: st.w [[R1]], 0($4)

  ret void
  ; CHECK-LABEL: .size lshr_v4i32
}

define void @shl_v4i32(<4 x i32>* %c) nounwind {
  ; CHECK-LABEL: shl_v4i32:

  %1 = shl <4 x i32> <i32 8, i32 4, i32 2, i32 1>,
                     <i32 0, i32 1, i32 2, i32 3>
  ; CHECK-NOT: sll
  ; CHECK-DAG: ldi.w [[R1:\$w[0-9]+]], 8
  ; CHECK-NOT: sll
  store volatile <4 x i32> %1, <4 x i32>* %c
  ; CHECK-DAG: st.w [[R1]], 0($4)

  %2 = shl <4 x i32> <i32 -8, i32 -4, i32 -2, i32 -1>,
                     <i32 0, i32 1, i32 2, i32 3>
  ; CHECK-NOT: sll
  ; CHECK-DAG: ldi.w [[R1:\$w[0-9]+]], -8
  ; CHECK-NOT: sll
  store volatile <4 x i32> %2, <4 x i32>* %c
  ; CHECK-DAG: st.w [[R1]], 0($4)

  ret void
  ; CHECK-LABEL: .size shl_v4i32
}