File: lanai_asm.ll.expected

package info (click to toggle)
llvm-toolchain-16 1%3A16.0.6-15~deb11u2
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 1,634,820 kB
  • sloc: cpp: 6,179,261; ansic: 1,216,205; asm: 741,319; python: 196,614; objc: 75,325; f90: 49,640; lisp: 32,396; pascal: 12,286; sh: 9,394; perl: 7,442; ml: 5,494; awk: 3,523; makefile: 2,723; javascript: 1,206; xml: 886; fortran: 581; cs: 573
file content (95 lines) | stat: -rw-r--r-- 2,834 bytes parent folder | download | duplicates (18)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=lanai < %s | FileCheck %s

define i64 @i64_test(i64 %i) nounwind readnone {
; CHECK-LABEL: i64_test:
; CHECK:       ! %bb.0:
; CHECK-NEXT:    st %fp, [--%sp]
; CHECK-NEXT:    add %sp, 0x8, %fp
; CHECK-NEXT:    sub %sp, 0x10, %sp
; CHECK-NEXT:    ld 4[%fp], %r3
; CHECK-NEXT:    ld 0[%fp], %r9
; CHECK-NEXT:    sub %fp, 0x10, %r12
; CHECK-NEXT:    or %r12, 0x4, %r12
; CHECK-NEXT:    ld -16[%fp], %r13
; CHECK-NEXT:    ld 0[%r12], %r12
; CHECK-NEXT:    add %r9, %r13, %r13
; CHECK-NEXT:    add %r3, %r12, %r9
; CHECK-NEXT:    sub.f %r9, %r3, %r0
; CHECK-NEXT:    sult %r3
; CHECK-NEXT:    add %r13, %r3, %rv
; CHECK-NEXT:    ld -4[%fp], %pc ! return
; CHECK-NEXT:    add %fp, 0x0, %sp
; CHECK-NEXT:    ld -8[%fp], %fp
  %loc = alloca i64
  %j = load i64, i64 * %loc
  %r = add i64 %i, %j
  ret i64 %r
}

define i64 @i32_test(i32 %i) nounwind readnone {
; CHECK-LABEL: i32_test:
; CHECK:       ! %bb.0:
; CHECK-NEXT:    st %fp, [--%sp]
; CHECK-NEXT:    add %sp, 0x8, %fp
; CHECK-NEXT:    sub %sp, 0x10, %sp
; CHECK-NEXT:    ld 0[%fp], %r3
; CHECK-NEXT:    ld -12[%fp], %r9
; CHECK-NEXT:    add %r3, %r9, %r9
; CHECK-NEXT:    or %r0, 0x0, %rv
; CHECK-NEXT:    ld -4[%fp], %pc ! return
; CHECK-NEXT:    add %fp, 0x0, %sp
; CHECK-NEXT:    ld -8[%fp], %fp
  %loc = alloca i32
  %j = load i32, i32 * %loc
  %r = add i32 %i, %j
  %ext = zext i32 %r to i64
  ret i64 %ext
}

define i64 @i16_test(i16 %i) nounwind readnone {
; CHECK-LABEL: i16_test:
; CHECK:       ! %bb.0:
; CHECK-NEXT:    st %fp, [--%sp]
; CHECK-NEXT:    add %sp, 0x8, %fp
; CHECK-NEXT:    sub %sp, 0x10, %sp
; CHECK-NEXT:    add %fp, 0x0, %r3
; CHECK-NEXT:    or %r3, 0x2, %r3
; CHECK-NEXT:    uld.h 0[%r3], %r3
; CHECK-NEXT:    uld.h -10[%fp], %r9
; CHECK-NEXT:    add %r3, %r9, %r3
; CHECK-NEXT:    and %r3, 0xffff, %r9
; CHECK-NEXT:    or %r0, 0x0, %rv
; CHECK-NEXT:    ld -4[%fp], %pc ! return
; CHECK-NEXT:    add %fp, 0x0, %sp
; CHECK-NEXT:    ld -8[%fp], %fp
  %loc = alloca i16
  %j = load i16, i16 * %loc
  %r = add i16 %i, %j
  %ext = zext i16 %r to i64
  ret i64 %ext
}

define i64 @i8_test(i8 %i) nounwind readnone {
; CHECK-LABEL: i8_test:
; CHECK:       ! %bb.0:
; CHECK-NEXT:    st %fp, [--%sp]
; CHECK-NEXT:    add %sp, 0x8, %fp
; CHECK-NEXT:    sub %sp, 0x10, %sp
; CHECK-NEXT:    add %fp, 0x0, %r3
; CHECK-NEXT:    or %r3, 0x3, %r3
; CHECK-NEXT:    uld.b 0[%r3], %r3
; CHECK-NEXT:    uld.b -9[%fp], %r9
; CHECK-NEXT:    add %r3, %r9, %r3
; CHECK-NEXT:    mov 0xff, %r9
; CHECK-NEXT:    and %r3, %r9, %r9
; CHECK-NEXT:    or %r0, 0x0, %rv
; CHECK-NEXT:    ld -4[%fp], %pc ! return
; CHECK-NEXT:    add %fp, 0x0, %sp
; CHECK-NEXT:    ld -8[%fp], %fp
  %loc = alloca i8
  %j = load i8, i8 * %loc
  %r = add i8 %i, %j
  %ext = zext i8 %r to i64
  ret i64 %ext
}