File: atomics.c

package info (click to toggle)
llvm-toolchain-16 1%3A16.0.6-15~deb12u1
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,634,792 kB
  • sloc: cpp: 6,179,261; ansic: 1,216,205; asm: 741,319; python: 196,614; objc: 75,325; f90: 49,640; lisp: 32,396; pascal: 12,286; sh: 9,394; perl: 7,442; ml: 5,494; awk: 3,523; makefile: 2,723; javascript: 1,206; xml: 886; fortran: 581; cs: 573
file content (45 lines) | stat: -rw-r--r-- 1,857 bytes parent folder | download | duplicates (5)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
// RUN: %clang_cc1 -triple loongarch32 -O1 -emit-llvm %s -o - \
// RUN:   | FileCheck %s --check-prefix=LA32
// RUN: %clang_cc1 -triple loongarch64 -O1 -emit-llvm %s -o - \
// RUN:   | FileCheck %s --check-prefix=LA64

/// This test demonstrates that MaxAtomicInlineWidth is set appropriately.

#include <stdatomic.h>
#include <stdint.h>

void test_i8_atomics(_Atomic(int8_t) * a, int8_t b) {
  // LA32: load atomic i8, ptr %a seq_cst, align 1
  // LA32: store atomic i8 %b, ptr %a seq_cst, align 1
  // LA32: atomicrmw add ptr %a, i8 %b seq_cst
  // LA64: load atomic i8, ptr %a seq_cst, align 1
  // LA64: store atomic i8 %b, ptr %a seq_cst, align 1
  // LA64: atomicrmw add ptr %a, i8 %b seq_cst
  __c11_atomic_load(a, memory_order_seq_cst);
  __c11_atomic_store(a, b, memory_order_seq_cst);
  __c11_atomic_fetch_add(a, b, memory_order_seq_cst);
}

void test_i32_atomics(_Atomic(int32_t) * a, int32_t b) {
  // LA32: load atomic i32, ptr %a seq_cst, align 4
  // LA32: store atomic i32 %b, ptr %a seq_cst, align 4
  // LA32: atomicrmw add ptr %a, i32 %b seq_cst
  // LA64: load atomic i32, ptr %a seq_cst, align 4
  // LA64: store atomic i32 %b, ptr %a seq_cst, align 4
  // LA64: atomicrmw add ptr %a, i32 %b seq_cst
  __c11_atomic_load(a, memory_order_seq_cst);
  __c11_atomic_store(a, b, memory_order_seq_cst);
  __c11_atomic_fetch_add(a, b, memory_order_seq_cst);
}

void test_i64_atomics(_Atomic(int64_t) * a, int64_t b) {
  // LA32: call i64 @__atomic_load_8
  // LA32: call void @__atomic_store_8
  // LA32: call i64 @__atomic_fetch_add_8
  // LA64: load atomic i64, ptr %a seq_cst, align 8
  // LA64: store atomic i64 %b, ptr %a seq_cst, align 8
  // LA64: atomicrmw add ptr %a, i64 %b seq_cst
  __c11_atomic_load(a, memory_order_seq_cst);
  __c11_atomic_store(a, b, memory_order_seq_cst);
  __c11_atomic_fetch_add(a, b, memory_order_seq_cst);
}