File: sve2-eor3.ll

package info (click to toggle)
llvm-toolchain-16 1%3A16.0.6-15~deb12u1
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,634,792 kB
  • sloc: cpp: 6,179,261; ansic: 1,216,205; asm: 741,319; python: 196,614; objc: 75,325; f90: 49,640; lisp: 32,396; pascal: 12,286; sh: 9,394; perl: 7,442; ml: 5,494; awk: 3,523; makefile: 2,723; javascript: 1,206; xml: 886; fortran: 581; cs: 573
file content (151 lines) | stat: -rw-r--r-- 4,738 bytes parent folder | download | duplicates (2)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=aarch64-none-eabi -mattr=+sve < %s -o - | FileCheck --check-prefix=SVE %s
; RUN: llc -mtriple=aarch64-none-eabi -mattr=+sve2 < %s -o - | FileCheck --check-prefix=SVE2 %s

define <vscale x 16 x i8> @eor3_nxv16i8_left(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, <vscale x 16 x i8> %2) {
; SVE-LABEL: eor3_nxv16i8_left:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z0.d, z2.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv16i8_left:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z0.d, z0.d, z1.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 16 x i8> %0, %1
  %5 = xor <vscale x 16 x i8> %4, %2
  ret <vscale x 16 x i8> %5
}

define <vscale x 16 x i8> @eor3_nxv16i8_right(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, <vscale x 16 x i8> %2) {
; SVE-LABEL: eor3_nxv16i8_right:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z2.d, z0.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv16i8_right:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z2.d, z2.d, z0.d, z1.d
; SVE2-NEXT:    mov z0.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 16 x i8> %0, %1
  %5 = xor <vscale x 16 x i8> %2, %4
  ret <vscale x 16 x i8> %5
}

define <vscale x 8 x i16> @eor3_nxv8i16_left(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, <vscale x 8 x i16> %2) {
; SVE-LABEL: eor3_nxv8i16_left:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z0.d, z2.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv8i16_left:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z0.d, z0.d, z1.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 8 x i16> %0, %1
  %5 = xor <vscale x 8 x i16> %4, %2
  ret <vscale x 8 x i16> %5
}

define <vscale x 8 x i16> @eor3_nxv8i16_right(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, <vscale x 8 x i16> %2) {
; SVE-LABEL: eor3_nxv8i16_right:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z2.d, z0.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv8i16_right:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z2.d, z2.d, z0.d, z1.d
; SVE2-NEXT:    mov z0.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 8 x i16> %0, %1
  %5 = xor <vscale x 8 x i16> %2, %4
  ret <vscale x 8 x i16> %5
}

define <vscale x 4 x i32> @eor3_nxv4i32_left(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, <vscale x 4 x i32> %2) {
; SVE-LABEL: eor3_nxv4i32_left:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z0.d, z2.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv4i32_left:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z0.d, z0.d, z1.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 4 x i32> %0, %1
  %5 = xor <vscale x 4 x i32> %4, %2
  ret <vscale x 4 x i32> %5
}

define <vscale x 4 x i32> @eor3_nxv4i32_right(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, <vscale x 4 x i32> %2) {
; SVE-LABEL: eor3_nxv4i32_right:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z2.d, z0.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv4i32_right:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z2.d, z2.d, z0.d, z1.d
; SVE2-NEXT:    mov z0.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 4 x i32> %0, %1
  %5 = xor <vscale x 4 x i32> %2, %4
  ret <vscale x 4 x i32> %5
}

define <vscale x 2 x i64> @eor3_nxv2i64_left(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, <vscale x 2 x i64> %2) {
; SVE-LABEL: eor3_nxv2i64_left:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z0.d, z2.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv2i64_left:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z0.d, z0.d, z1.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 2 x i64> %0, %1
  %5 = xor <vscale x 2 x i64> %4, %2
  ret <vscale x 2 x i64> %5
}

define <vscale x 2 x i64> @eor3_nxv2i64_right(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, <vscale x 2 x i64> %2) {
; SVE-LABEL: eor3_nxv2i64_right:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    eor z0.d, z2.d, z0.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_nxv2i64_right:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor3 z2.d, z2.d, z0.d, z1.d
; SVE2-NEXT:    mov z0.d, z2.d
; SVE2-NEXT:    ret
  %4 = xor <vscale x 2 x i64> %0, %1
  %5 = xor <vscale x 2 x i64> %2, %4
  ret <vscale x 2 x i64> %5
}

define <vscale x 2 x i64> @eor3_vnot(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1) {
; SVE-LABEL: eor3_vnot:
; SVE:       // %bb.0:
; SVE-NEXT:    eor z0.d, z0.d, z1.d
; SVE-NEXT:    ret
;
; SVE2-LABEL: eor3_vnot:
; SVE2:       // %bb.0:
; SVE2-NEXT:    eor z0.d, z0.d, z1.d
; SVE2-NEXT:    ret
  %3 = xor <vscale x 2 x i64> %0, zeroinitializer
  %4 = xor <vscale x 2 x i64> %3, %1
  ret <vscale x 2 x i64> %4
}