File: cortex-a57-misched-vstm-wrback.ll

package info (click to toggle)
llvm-toolchain-16 1%3A16.0.6-15~deb12u1
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,634,792 kB
  • sloc: cpp: 6,179,261; ansic: 1,216,205; asm: 741,319; python: 196,614; objc: 75,325; f90: 49,640; lisp: 32,396; pascal: 12,286; sh: 9,394; perl: 7,442; ml: 5,494; awk: 3,523; makefile: 2,723; javascript: 1,206; xml: 886; fortran: 581; cs: 573
file content (43 lines) | stat: -rw-r--r-- 1,343 bytes parent folder | download | duplicates (12)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
; REQUIRES: asserts
; RUN: llc < %s -mtriple=armv8r-eabi -mcpu=cortex-a57 -mattr=use-misched -verify-misched -debug-only=machine-scheduler -o - 2>&1 > /dev/null | FileCheck %s

; CHECK:       ********** MI Scheduling **********
; We need second, post-ra scheduling to have VSTM instruction combined from single-stores
; CHECK:       ********** MI Scheduling **********
; CHECK:       schedule starting
; CHECK:       VSTMDIA_UPD
; CHECK:       rdefs left
; CHECK-NEXT:  Latency            : 4
; CHECK:       Successors:
; CHECK:       Data
; CHECK-SAME:  Latency=1

@a = dso_local global double 0.0, align 4
@b = dso_local global double 0.0, align 4
@c = dso_local global double 0.0, align 4

define dso_local i32 @bar(ptr %vptr, i32 %iv1, ptr %iptr) minsize {
  
  %vp2 = getelementptr double, ptr %vptr, i32 1
  %vp3 = getelementptr double, ptr %vptr, i32 2

  %v1 = load double, ptr %vptr, align 8
  %v2 = load double, ptr %vp2, align 8
  %v3 = load double, ptr %vp3, align 8

  store double %v1, ptr @a, align 8
  store double %v2, ptr @b, align 8
  store double %v3, ptr @c, align 8

  %ptr_after = getelementptr double, ptr @a, i32 3

  %ptr_new_ival = ptrtoint ptr %ptr_after to i32
  %ptr_new = inttoptr i32 %ptr_new_ival to ptr

  store i32 %ptr_new_ival, ptr %iptr, align 8

  %mul1 = mul i32 %ptr_new_ival, %iv1

  ret i32 %mul1
}