1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=arm-eabi | FileCheck %s --check-prefix=ARM
; RUN: llc < %s -mtriple=arm-eabi -mcpu=arm1156t2-s -mattr=+thumb2 | FileCheck %s --check-prefix=ARMT2
; RUN: llc < %s -mtriple=thumb-eabi -mcpu=cortex-m0 | FileCheck %s --check-prefix=THUMB1
; RUN: llc < %s -mtriple=thumb-eabi -mcpu=arm1156t2-s -mattr=+thumb2 | FileCheck %s --check-prefix=THUMB2
; RUN: llc < %s -mtriple=thumbv8m.base-eabi | FileCheck %s --check-prefix=V8MBASE
define i32 @t1(i32 %c) nounwind readnone {
; ARM-LABEL: t1:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: mov r1, #101
; ARM-NEXT: cmp r0, #1
; ARM-NEXT: orr r1, r1, #256
; ARM-NEXT: movgt r1, #123
; ARM-NEXT: mov r0, r1
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t1:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: movw r1, #357
; ARMT2-NEXT: cmp r0, #1
; ARMT2-NEXT: movwgt r1, #123
; ARMT2-NEXT: mov r0, r1
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t1:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: cmp r0, #1
; THUMB1-NEXT: bgt .LBB0_2
; THUMB1-NEXT: @ %bb.1: @ %entry
; THUMB1-NEXT: movs r0, #255
; THUMB1-NEXT: adds r0, #102
; THUMB1-NEXT: bx lr
; THUMB1-NEXT: .LBB0_2:
; THUMB1-NEXT: movs r0, #123
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t1:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: movw r1, #357
; THUMB2-NEXT: cmp r0, #1
; THUMB2-NEXT: it gt
; THUMB2-NEXT: movgt r1, #123
; THUMB2-NEXT: mov r0, r1
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t1:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: cmp r0, #1
; V8MBASE-NEXT: bgt .LBB0_2
; V8MBASE-NEXT: @ %bb.1: @ %entry
; V8MBASE-NEXT: movw r0, #357
; V8MBASE-NEXT: bx lr
; V8MBASE-NEXT: .LBB0_2:
; V8MBASE-NEXT: movs r0, #123
; V8MBASE-NEXT: bx lr
entry:
%0 = icmp sgt i32 %c, 1
%1 = select i1 %0, i32 123, i32 357
ret i32 %1
}
define i32 @t2(i32 %c) nounwind readnone {
; ARM-LABEL: t2:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: mov r1, #101
; ARM-NEXT: cmp r0, #1
; ARM-NEXT: orr r1, r1, #256
; ARM-NEXT: movle r1, #123
; ARM-NEXT: mov r0, r1
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t2:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: mov r1, #123
; ARMT2-NEXT: cmp r0, #1
; ARMT2-NEXT: movwgt r1, #357
; ARMT2-NEXT: mov r0, r1
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t2:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: cmp r0, #1
; THUMB1-NEXT: bgt .LBB1_2
; THUMB1-NEXT: @ %bb.1: @ %entry
; THUMB1-NEXT: movs r0, #123
; THUMB1-NEXT: bx lr
; THUMB1-NEXT: .LBB1_2:
; THUMB1-NEXT: movs r0, #255
; THUMB1-NEXT: adds r0, #102
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t2:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: movs r1, #123
; THUMB2-NEXT: cmp r0, #1
; THUMB2-NEXT: it gt
; THUMB2-NEXT: movwgt r1, #357
; THUMB2-NEXT: mov r0, r1
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t2:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: mov r1, r0
; V8MBASE-NEXT: movw r0, #357
; V8MBASE-NEXT: cmp r1, #1
; V8MBASE-NEXT: bgt .LBB1_2
; V8MBASE-NEXT: @ %bb.1: @ %entry
; V8MBASE-NEXT: movs r0, #123
; V8MBASE-NEXT: .LBB1_2: @ %entry
; V8MBASE-NEXT: bx lr
entry:
%0 = icmp sgt i32 %c, 1
%1 = select i1 %0, i32 357, i32 123
ret i32 %1
}
define i32 @t3(i32 %a) nounwind readnone {
; ARM-LABEL: t3:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: sub r0, r0, #160
; ARM-NEXT: rsbs r1, r0, #0
; ARM-NEXT: adc r0, r0, r1
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t3:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: sub r0, r0, #160
; ARMT2-NEXT: clz r0, r0
; ARMT2-NEXT: lsr r0, r0, #5
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t3:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: subs r0, #160
; THUMB1-NEXT: rsbs r1, r0, #0
; THUMB1-NEXT: adcs r0, r1
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t3:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: subs r0, #160
; THUMB2-NEXT: clz r0, r0
; THUMB2-NEXT: lsrs r0, r0, #5
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t3:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: subs r0, #160
; V8MBASE-NEXT: rsbs r1, r0, #0
; V8MBASE-NEXT: adcs r0, r1
; V8MBASE-NEXT: bx lr
entry:
%0 = icmp eq i32 %a, 160
%1 = zext i1 %0 to i32
ret i32 %1
}
define i32 @t4(i32 %a, i32 %b, i32 %x) nounwind {
; ARM-LABEL: t4:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: mvn r3, #170
; ARM-NEXT: cmp r0, r1
; ARM-NEXT: sub r3, r3, #11141120
; ARM-NEXT: movge r3, r2
; ARM-NEXT: mov r0, r3
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t4:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: cmp r0, r1
; ARMT2-NEXT: movwlt r2, #65365
; ARMT2-NEXT: movtlt r2, #65365
; ARMT2-NEXT: mov r0, r2
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t4:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: cmp r0, r1
; THUMB1-NEXT: bge .LBB3_2
; THUMB1-NEXT: @ %bb.1:
; THUMB1-NEXT: ldr r2, .LCPI3_0
; THUMB1-NEXT: .LBB3_2: @ %entry
; THUMB1-NEXT: mov r0, r2
; THUMB1-NEXT: bx lr
; THUMB1-NEXT: .p2align 2
; THUMB1-NEXT: @ %bb.3:
; THUMB1-NEXT: .LCPI3_0:
; THUMB1-NEXT: .long 4283826005 @ 0xff55ff55
;
; THUMB2-LABEL: t4:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: cmp r0, r1
; THUMB2-NEXT: it lt
; THUMB2-NEXT: mvnlt r2, #11141290
; THUMB2-NEXT: mov r0, r2
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t4:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: cmp r0, r1
; V8MBASE-NEXT: bge .LBB3_2
; V8MBASE-NEXT: @ %bb.1:
; V8MBASE-NEXT: movw r2, #65365
; V8MBASE-NEXT: movt r2, #65365
; V8MBASE-NEXT: .LBB3_2: @ %entry
; V8MBASE-NEXT: mov r0, r2
; V8MBASE-NEXT: bx lr
entry:
%0 = icmp slt i32 %a, %b
%1 = select i1 %0, i32 4283826005, i32 %x
ret i32 %1
}
; rdar://9758317
define i32 @t5(i32 %a) nounwind {
; ARM-LABEL: t5:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: sub r0, r0, #1
; ARM-NEXT: rsbs r1, r0, #0
; ARM-NEXT: adc r0, r0, r1
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t5:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: sub r0, r0, #1
; ARMT2-NEXT: clz r0, r0
; ARMT2-NEXT: lsr r0, r0, #5
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t5:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: subs r1, r0, #1
; THUMB1-NEXT: rsbs r0, r1, #0
; THUMB1-NEXT: adcs r0, r1
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t5:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: subs r0, #1
; THUMB2-NEXT: clz r0, r0
; THUMB2-NEXT: lsrs r0, r0, #5
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t5:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: subs r1, r0, #1
; V8MBASE-NEXT: rsbs r0, r1, #0
; V8MBASE-NEXT: adcs r0, r1
; V8MBASE-NEXT: bx lr
entry:
%cmp = icmp eq i32 %a, 1
%conv = zext i1 %cmp to i32
ret i32 %conv
}
define i32 @t6(i32 %a) nounwind {
; ARM-LABEL: t6:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: cmp r0, #0
; ARM-NEXT: movne r0, #1
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t6:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: cmp r0, #0
; ARMT2-NEXT: movwne r0, #1
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t6:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: subs r1, r0, #1
; THUMB1-NEXT: sbcs r0, r1
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t6:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: cmp r0, #0
; THUMB2-NEXT: it ne
; THUMB2-NEXT: movne r0, #1
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t6:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: subs r1, r0, #1
; V8MBASE-NEXT: sbcs r0, r1
; V8MBASE-NEXT: bx lr
entry:
%tobool = icmp ne i32 %a, 0
%lnot.ext = zext i1 %tobool to i32
ret i32 %lnot.ext
}
define i32 @t7(i32 %a, i32 %b) nounwind readnone {
; ARM-LABEL: t7:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: subs r0, r0, r1
; ARM-NEXT: movne r0, #1
; ARM-NEXT: lsl r0, r0, #2
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t7:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: subs r0, r0, r1
; ARMT2-NEXT: movwne r0, #1
; ARMT2-NEXT: lsl r0, r0, #2
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t7:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: subs r0, r0, r1
; THUMB1-NEXT: subs r1, r0, #1
; THUMB1-NEXT: sbcs r0, r1
; THUMB1-NEXT: lsls r0, r0, #2
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t7:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: subs r0, r0, r1
; THUMB2-NEXT: it ne
; THUMB2-NEXT: movne r0, #1
; THUMB2-NEXT: lsls r0, r0, #2
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t7:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: subs r0, r0, r1
; V8MBASE-NEXT: subs r1, r0, #1
; V8MBASE-NEXT: sbcs r0, r1
; V8MBASE-NEXT: lsls r0, r0, #2
; V8MBASE-NEXT: bx lr
entry:
%0 = icmp ne i32 %a, %b
%1 = select i1 %0, i32 4, i32 0
ret i32 %1
}
; ARM scheduler emits icmp/zext before both calls, so isn't relevant
define void @t8(i32 %a) {
; ARM-LABEL: t8:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: .save {r4, lr}
; ARM-NEXT: push {r4, lr}
; ARM-NEXT: mov r1, r0
; ARM-NEXT: sub r0, r0, #5
; ARM-NEXT: rsbs r2, r0, #0
; ARM-NEXT: adc r4, r0, r2
; ARM-NEXT: mov r0, #9
; ARM-NEXT: bl t7
; ARM-NEXT: mov r1, r0
; ARM-NEXT: mov r0, r4
; ARM-NEXT: pop {r4, lr}
; ARM-NEXT: b t7
;
; ARMT2-LABEL: t8:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: .save {r4, lr}
; ARMT2-NEXT: push {r4, lr}
; ARMT2-NEXT: mov r4, r0
; ARMT2-NEXT: mov r0, #9
; ARMT2-NEXT: mov r1, r4
; ARMT2-NEXT: bl t7
; ARMT2-NEXT: mov r1, r0
; ARMT2-NEXT: sub r0, r4, #5
; ARMT2-NEXT: clz r0, r0
; ARMT2-NEXT: lsr r0, r0, #5
; ARMT2-NEXT: pop {r4, lr}
; ARMT2-NEXT: b t7
;
; THUMB1-LABEL: t8:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: .save {r4, lr}
; THUMB1-NEXT: push {r4, lr}
; THUMB1-NEXT: mov r4, r0
; THUMB1-NEXT: movs r0, #9
; THUMB1-NEXT: mov r1, r4
; THUMB1-NEXT: bl t7
; THUMB1-NEXT: mov r1, r0
; THUMB1-NEXT: subs r2, r4, #5
; THUMB1-NEXT: rsbs r0, r2, #0
; THUMB1-NEXT: adcs r0, r2
; THUMB1-NEXT: bl t7
; THUMB1-NEXT: pop {r4, pc}
;
; THUMB2-LABEL: t8:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: .save {r4, lr}
; THUMB2-NEXT: push {r4, lr}
; THUMB2-NEXT: mov r4, r0
; THUMB2-NEXT: movs r0, #9
; THUMB2-NEXT: mov r1, r4
; THUMB2-NEXT: bl t7
; THUMB2-NEXT: mov r1, r0
; THUMB2-NEXT: subs r0, r4, #5
; THUMB2-NEXT: clz r0, r0
; THUMB2-NEXT: lsrs r0, r0, #5
; THUMB2-NEXT: pop.w {r4, lr}
; THUMB2-NEXT: b t7
;
; V8MBASE-LABEL: t8:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: .save {r4, lr}
; V8MBASE-NEXT: push {r4, lr}
; V8MBASE-NEXT: mov r1, r0
; V8MBASE-NEXT: subs r0, r0, #5
; V8MBASE-NEXT: rsbs r4, r0, #0
; V8MBASE-NEXT: adcs r4, r0
; V8MBASE-NEXT: movs r0, #9
; V8MBASE-NEXT: bl t7
; V8MBASE-NEXT: mov r1, r0
; V8MBASE-NEXT: mov r0, r4
; V8MBASE-NEXT: pop {r4}
; V8MBASE-NEXT: pop {r2}
; V8MBASE-NEXT: mov lr, r2
; V8MBASE-NEXT: b t7
entry:
%cmp = icmp eq i32 %a, 5
%conv = zext i1 %cmp to i32
%call = tail call i32 @t7(i32 9, i32 %a)
tail call i32 @t7(i32 %conv, i32 %call)
ret void
}
; ARM scheduler emits icmp/zext before both calls, so isn't relevant
define void @t9(ptr %a, i8 %b) {
; ARM-LABEL: t9:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: .save {r4, lr}
; ARM-NEXT: push {r4, lr}
; ARM-NEXT: ldrsb r4, [r0]
; ARM-NEXT: mov r0, #1
; ARM-NEXT: bl f
; ARM-NEXT: and r0, r4, #255
; ARM-NEXT: cmp r0, r0
; ARM-NEXT: bne .LBB8_3
; ARM-NEXT: @ %bb.1: @ %while.body.preheader
; ARM-NEXT: add r1, r4, #1
; ARM-NEXT: mov r2, r0
; ARM-NEXT: .LBB8_2: @ %while.body
; ARM-NEXT: @ =>This Inner Loop Header: Depth=1
; ARM-NEXT: add r2, r2, #1
; ARM-NEXT: add r1, r1, #1
; ARM-NEXT: and r3, r2, #255
; ARM-NEXT: cmp r3, r0
; ARM-NEXT: blt .LBB8_2
; ARM-NEXT: .LBB8_3: @ %while.end
; ARM-NEXT: pop {r4, lr}
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t9:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: .save {r4, lr}
; ARMT2-NEXT: push {r4, lr}
; ARMT2-NEXT: ldrsb r4, [r0]
; ARMT2-NEXT: mov r0, #1
; ARMT2-NEXT: bl f
; ARMT2-NEXT: uxtb r0, r4
; ARMT2-NEXT: cmp r0, r0
; ARMT2-NEXT: popne {r4, pc}
; ARMT2-NEXT: .LBB8_1: @ %while.body.preheader
; ARMT2-NEXT: add r1, r4, #1
; ARMT2-NEXT: mov r2, r0
; ARMT2-NEXT: .LBB8_2: @ %while.body
; ARMT2-NEXT: @ =>This Inner Loop Header: Depth=1
; ARMT2-NEXT: add r2, r2, #1
; ARMT2-NEXT: add r1, r1, #1
; ARMT2-NEXT: uxtb r3, r2
; ARMT2-NEXT: cmp r3, r0
; ARMT2-NEXT: blt .LBB8_2
; ARMT2-NEXT: @ %bb.3: @ %while.end
; ARMT2-NEXT: pop {r4, pc}
;
; THUMB1-LABEL: t9:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: .save {r4, lr}
; THUMB1-NEXT: push {r4, lr}
; THUMB1-NEXT: movs r1, #0
; THUMB1-NEXT: ldrsb r4, [r0, r1]
; THUMB1-NEXT: movs r0, #1
; THUMB1-NEXT: bl f
; THUMB1-NEXT: uxtb r0, r4
; THUMB1-NEXT: cmp r0, r0
; THUMB1-NEXT: bne .LBB8_3
; THUMB1-NEXT: @ %bb.1: @ %while.body.preheader
; THUMB1-NEXT: adds r1, r4, #1
; THUMB1-NEXT: mov r2, r0
; THUMB1-NEXT: .LBB8_2: @ %while.body
; THUMB1-NEXT: @ =>This Inner Loop Header: Depth=1
; THUMB1-NEXT: adds r1, r1, #1
; THUMB1-NEXT: adds r2, r2, #1
; THUMB1-NEXT: uxtb r3, r2
; THUMB1-NEXT: cmp r3, r0
; THUMB1-NEXT: blt .LBB8_2
; THUMB1-NEXT: .LBB8_3: @ %while.end
; THUMB1-NEXT: pop {r4, pc}
;
; THUMB2-LABEL: t9:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: .save {r4, lr}
; THUMB2-NEXT: push {r4, lr}
; THUMB2-NEXT: ldrsb.w r4, [r0]
; THUMB2-NEXT: movs r0, #1
; THUMB2-NEXT: bl f
; THUMB2-NEXT: uxtb r0, r4
; THUMB2-NEXT: cmp r0, r0
; THUMB2-NEXT: it ne
; THUMB2-NEXT: popne {r4, pc}
; THUMB2-NEXT: .LBB8_1: @ %while.body.preheader
; THUMB2-NEXT: adds r1, r4, #1
; THUMB2-NEXT: mov r2, r0
; THUMB2-NEXT: .LBB8_2: @ %while.body
; THUMB2-NEXT: @ =>This Inner Loop Header: Depth=1
; THUMB2-NEXT: adds r2, #1
; THUMB2-NEXT: adds r1, #1
; THUMB2-NEXT: uxtb r3, r2
; THUMB2-NEXT: cmp r3, r0
; THUMB2-NEXT: blt .LBB8_2
; THUMB2-NEXT: @ %bb.3: @ %while.end
; THUMB2-NEXT: pop {r4, pc}
;
; V8MBASE-LABEL: t9:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: .save {r4, lr}
; V8MBASE-NEXT: push {r4, lr}
; V8MBASE-NEXT: movs r1, #0
; V8MBASE-NEXT: ldrsb r4, [r0, r1]
; V8MBASE-NEXT: movs r0, #1
; V8MBASE-NEXT: bl f
; V8MBASE-NEXT: uxtb r0, r4
; V8MBASE-NEXT: cmp r0, r0
; V8MBASE-NEXT: bne .LBB8_3
; V8MBASE-NEXT: @ %bb.1: @ %while.body.preheader
; V8MBASE-NEXT: adds r1, r4, #1
; V8MBASE-NEXT: mov r2, r0
; V8MBASE-NEXT: .LBB8_2: @ %while.body
; V8MBASE-NEXT: @ =>This Inner Loop Header: Depth=1
; V8MBASE-NEXT: adds r1, r1, #1
; V8MBASE-NEXT: adds r2, r2, #1
; V8MBASE-NEXT: uxtb r3, r2
; V8MBASE-NEXT: cmp r3, r0
; V8MBASE-NEXT: blt .LBB8_2
; V8MBASE-NEXT: .LBB8_3: @ %while.end
; V8MBASE-NEXT: pop {r4, pc}
entry:
%0 = load i8, ptr %a
%conv = sext i8 %0 to i32
%conv119 = zext i8 %0 to i32
%conv522 = and i32 %conv, 255
%cmp723 = icmp eq i32 %conv522, %conv119
tail call void @f(i1 zeroext %cmp723)
br i1 %cmp723, label %while.body, label %while.end
while.body: ; preds = %entry, %while.body
%ref.025 = phi i8 [ %inc9, %while.body ], [ %0, %entry ]
%in.024 = phi i32 [ %inc, %while.body ], [ %conv, %entry ]
%inc = add i32 %in.024, 1
%inc9 = add i8 %ref.025, 1
%conv1 = zext i8 %inc9 to i32
%cmp = icmp slt i32 %conv1, %conv119
%conv5 = and i32 %inc, 255
br i1 %cmp, label %while.body, label %while.end
while.end:
ret void
}
declare void @f(i1 zeroext)
define i1 @t10() {
; ARM-LABEL: t10:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: .save {r11, lr}
; ARM-NEXT: push {r11, lr}
; ARM-NEXT: .pad #8
; ARM-NEXT: sub sp, sp, #8
; ARM-NEXT: mvn r0, #2
; ARM-NEXT: mvn r1, #7
; ARM-NEXT: str r0, [sp, #4]
; ARM-NEXT: mvn r0, #7
; ARM-NEXT: str r0, [sp]
; ARM-NEXT: mvn r0, #2
; ARM-NEXT: bl __aeabi_idivmod
; ARM-NEXT: sub r0, r1, r0, lsl #3
; ARM-NEXT: add r0, r0, #3
; ARM-NEXT: rsbs r1, r0, #0
; ARM-NEXT: adc r0, r0, r1
; ARM-NEXT: add sp, sp, #8
; ARM-NEXT: pop {r11, lr}
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t10:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: .save {r11, lr}
; ARMT2-NEXT: push {r11, lr}
; ARMT2-NEXT: .pad #8
; ARMT2-NEXT: sub sp, sp, #8
; ARMT2-NEXT: mvn r0, #2
; ARMT2-NEXT: str r0, [sp, #4]
; ARMT2-NEXT: mvn r0, #7
; ARMT2-NEXT: str r0, [sp]
; ARMT2-NEXT: mvn r0, #2
; ARMT2-NEXT: mvn r1, #7
; ARMT2-NEXT: bl __aeabi_idivmod
; ARMT2-NEXT: sub r0, r1, r0, lsl #3
; ARMT2-NEXT: add r0, r0, #3
; ARMT2-NEXT: clz r0, r0
; ARMT2-NEXT: lsr r0, r0, #5
; ARMT2-NEXT: add sp, sp, #8
; ARMT2-NEXT: pop {r11, pc}
;
; THUMB1-LABEL: t10:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: .save {r4, r5, r7, lr}
; THUMB1-NEXT: push {r4, r5, r7, lr}
; THUMB1-NEXT: .pad #8
; THUMB1-NEXT: sub sp, #8
; THUMB1-NEXT: movs r0, #7
; THUMB1-NEXT: mvns r4, r0
; THUMB1-NEXT: str r4, [sp]
; THUMB1-NEXT: adds r5, r4, #5
; THUMB1-NEXT: str r5, [sp, #4]
; THUMB1-NEXT: mov r0, r5
; THUMB1-NEXT: mov r1, r4
; THUMB1-NEXT: bl __aeabi_idivmod
; THUMB1-NEXT: muls r0, r4, r0
; THUMB1-NEXT: adds r0, r0, r1
; THUMB1-NEXT: subs r1, r0, r5
; THUMB1-NEXT: rsbs r0, r1, #0
; THUMB1-NEXT: adcs r0, r1
; THUMB1-NEXT: add sp, #8
; THUMB1-NEXT: pop {r4, r5, r7, pc}
;
; THUMB2-LABEL: t10:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: .save {r7, lr}
; THUMB2-NEXT: push {r7, lr}
; THUMB2-NEXT: .pad #8
; THUMB2-NEXT: sub sp, #8
; THUMB2-NEXT: mvn r0, #2
; THUMB2-NEXT: str r0, [sp, #4]
; THUMB2-NEXT: mvn r0, #7
; THUMB2-NEXT: str r0, [sp]
; THUMB2-NEXT: mvn r0, #2
; THUMB2-NEXT: mvn r1, #7
; THUMB2-NEXT: bl __aeabi_idivmod
; THUMB2-NEXT: sub.w r0, r1, r0, lsl #3
; THUMB2-NEXT: adds r0, #3
; THUMB2-NEXT: clz r0, r0
; THUMB2-NEXT: lsrs r0, r0, #5
; THUMB2-NEXT: add sp, #8
; THUMB2-NEXT: pop {r7, pc}
;
; V8MBASE-LABEL: t10:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: .pad #8
; V8MBASE-NEXT: sub sp, #8
; V8MBASE-NEXT: movs r0, #7
; V8MBASE-NEXT: mvns r0, r0
; V8MBASE-NEXT: str r0, [sp]
; V8MBASE-NEXT: adds r0, r0, #5
; V8MBASE-NEXT: str r0, [sp, #4]
; V8MBASE-NEXT: movs r1, #0
; V8MBASE-NEXT: rsbs r0, r1, #0
; V8MBASE-NEXT: adcs r0, r1
; V8MBASE-NEXT: add sp, #8
; V8MBASE-NEXT: bx lr
entry:
%q = alloca i32
%p = alloca i32
store i32 -3, ptr %q
store i32 -8, ptr %p
%0 = load i32, ptr %q
%1 = load i32, ptr %p
%div = sdiv i32 %0, %1
%mul = mul nsw i32 %div, %1
%rem = srem i32 %0, %1
%add = add nsw i32 %mul, %rem
%cmp = icmp eq i32 %add, %0
ret i1 %cmp
}
define i1 @t11() {
; ARM-LABEL: t11:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: .pad #4
; ARM-NEXT: sub sp, sp, #4
; ARM-NEXT: ldr r0, [sp]
; ARM-NEXT: mov r1, #40960
; ARM-NEXT: orr r1, r1, #-33554432
; ARM-NEXT: orr r0, r0, #40960
; ARM-NEXT: and r0, r0, r1
; ARM-NEXT: orr r0, r0, #3
; ARM-NEXT: str r0, [sp]
; ARM-NEXT: mov r0, #1
; ARM-NEXT: add sp, sp, #4
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t11:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: .pad #4
; ARMT2-NEXT: sub sp, sp, #4
; ARMT2-NEXT: ldr r1, [sp]
; ARMT2-NEXT: mov r0, #33
; ARMT2-NEXT: movw r2, #39322
; ARMT2-NEXT: movt r2, #6553
; ARMT2-NEXT: bfi r1, r0, #0, #12
; ARMT2-NEXT: mov r0, #10
; ARMT2-NEXT: bfi r1, r0, #12, #13
; ARMT2-NEXT: mov r0, r1
; ARMT2-NEXT: bfc r0, #12, #20
; ARMT2-NEXT: umull r2, r3, r0, r2
; ARMT2-NEXT: add r2, r3, r3, lsl #2
; ARMT2-NEXT: sub r0, r0, r2, lsl #1
; ARMT2-NEXT: movw r2, #40960
; ARMT2-NEXT: movt r2, #65024
; ARMT2-NEXT: and r1, r1, r2
; ARMT2-NEXT: orr r0, r1, r0
; ARMT2-NEXT: str r0, [sp]
; ARMT2-NEXT: bfc r0, #12, #20
; ARMT2-NEXT: sub r0, r0, #3
; ARMT2-NEXT: clz r0, r0
; ARMT2-NEXT: lsr r0, r0, #5
; ARMT2-NEXT: add sp, sp, #4
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t11:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: .save {r4, r5, r7, lr}
; THUMB1-NEXT: push {r4, r5, r7, lr}
; THUMB1-NEXT: .pad #8
; THUMB1-NEXT: sub sp, #8
; THUMB1-NEXT: movs r4, #33
; THUMB1-NEXT: ldr r0, [sp, #4]
; THUMB1-NEXT: orrs r0, r4
; THUMB1-NEXT: ldr r1, .LCPI10_0
; THUMB1-NEXT: ands r1, r0
; THUMB1-NEXT: movs r0, #5
; THUMB1-NEXT: lsls r0, r0, #13
; THUMB1-NEXT: adds r5, r1, r0
; THUMB1-NEXT: movs r1, #10
; THUMB1-NEXT: mov r0, r4
; THUMB1-NEXT: bl __aeabi_uidivmod
; THUMB1-NEXT: bics r5, r4
; THUMB1-NEXT: orrs r5, r1
; THUMB1-NEXT: str r5, [sp, #4]
; THUMB1-NEXT: ldr r0, .LCPI10_1
; THUMB1-NEXT: ands r0, r5
; THUMB1-NEXT: subs r1, r0, #3
; THUMB1-NEXT: rsbs r0, r1, #0
; THUMB1-NEXT: adcs r0, r1
; THUMB1-NEXT: add sp, #8
; THUMB1-NEXT: pop {r4, r5, r7, pc}
; THUMB1-NEXT: .p2align 2
; THUMB1-NEXT: @ %bb.1:
; THUMB1-NEXT: .LCPI10_0:
; THUMB1-NEXT: .long 4261412897 @ 0xfe000021
; THUMB1-NEXT: .LCPI10_1:
; THUMB1-NEXT: .long 4095 @ 0xfff
;
; THUMB2-LABEL: t11:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: .pad #4
; THUMB2-NEXT: sub sp, #4
; THUMB2-NEXT: ldr r1, [sp]
; THUMB2-NEXT: movs r0, #33
; THUMB2-NEXT: movw r2, #39322
; THUMB2-NEXT: bfi r1, r0, #0, #12
; THUMB2-NEXT: movs r0, #10
; THUMB2-NEXT: bfi r1, r0, #12, #13
; THUMB2-NEXT: mov r0, r1
; THUMB2-NEXT: movt r2, #6553
; THUMB2-NEXT: bfc r0, #12, #20
; THUMB2-NEXT: umull r2, r3, r0, r2
; THUMB2-NEXT: add.w r2, r3, r3, lsl #2
; THUMB2-NEXT: sub.w r0, r0, r2, lsl #1
; THUMB2-NEXT: movw r2, #40960
; THUMB2-NEXT: movt r2, #65024
; THUMB2-NEXT: ands r1, r2
; THUMB2-NEXT: orrs r0, r1
; THUMB2-NEXT: str r0, [sp]
; THUMB2-NEXT: bfc r0, #12, #20
; THUMB2-NEXT: subs r0, #3
; THUMB2-NEXT: clz r0, r0
; THUMB2-NEXT: lsrs r0, r0, #5
; THUMB2-NEXT: add sp, #4
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t11:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: .pad #4
; V8MBASE-NEXT: sub sp, #4
; V8MBASE-NEXT: movs r0, #127
; V8MBASE-NEXT: lsls r0, r0, #25
; V8MBASE-NEXT: ldr r1, [sp]
; V8MBASE-NEXT: ands r1, r0
; V8MBASE-NEXT: movw r0, #40963
; V8MBASE-NEXT: adds r0, r1, r0
; V8MBASE-NEXT: str r0, [sp]
; V8MBASE-NEXT: movs r1, #0
; V8MBASE-NEXT: rsbs r0, r1, #0
; V8MBASE-NEXT: adcs r0, r1
; V8MBASE-NEXT: add sp, #4
; V8MBASE-NEXT: bx lr
entry:
%bit = alloca i32
%load = load i32, ptr %bit
%clear = and i32 %load, -4096
%set = or i32 %clear, 33
store i32 %set, ptr %bit
%load1 = load i32, ptr %bit
%clear2 = and i32 %load1, -33550337
%set3 = or i32 %clear2, 40960
%clear5 = and i32 %set3, 4095
%rem = srem i32 %clear5, 10
%clear9 = and i32 %set3, -4096
%set10 = or i32 %clear9, %rem
store i32 %set10, ptr %bit
%clear12 = and i32 %set10, 4095
%cmp = icmp eq i32 %clear12, 3
ret i1 %cmp
}
define i32 @t12(i32 %a) nounwind {
; ARM-LABEL: t12:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: cmp r0, #0
; ARM-NEXT: movne r0, #1
; ARM-NEXT: lsl r0, r0, #1
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t12:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: cmp r0, #0
; ARMT2-NEXT: movwne r0, #1
; ARMT2-NEXT: lsl r0, r0, #1
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t12:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: subs r1, r0, #1
; THUMB1-NEXT: sbcs r0, r1
; THUMB1-NEXT: lsls r0, r0, #1
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t12:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: cmp r0, #0
; THUMB2-NEXT: it ne
; THUMB2-NEXT: movne r0, #1
; THUMB2-NEXT: lsls r0, r0, #1
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t12:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: subs r1, r0, #1
; V8MBASE-NEXT: sbcs r0, r1
; V8MBASE-NEXT: lsls r0, r0, #1
; V8MBASE-NEXT: bx lr
entry:
%tobool = icmp ne i32 %a, 0
%lnot.ext = select i1 %tobool, i32 2, i32 0
ret i32 %lnot.ext
}
define i32 @t13(i32 %a) nounwind {
; ARM-LABEL: t13:
; ARM: @ %bb.0: @ %entry
; ARM-NEXT: cmp r0, #0
; ARM-NEXT: movne r0, #3
; ARM-NEXT: mov pc, lr
;
; ARMT2-LABEL: t13:
; ARMT2: @ %bb.0: @ %entry
; ARMT2-NEXT: cmp r0, #0
; ARMT2-NEXT: movwne r0, #3
; ARMT2-NEXT: bx lr
;
; THUMB1-LABEL: t13:
; THUMB1: @ %bb.0: @ %entry
; THUMB1-NEXT: cmp r0, #0
; THUMB1-NEXT: beq .LBB12_2
; THUMB1-NEXT: @ %bb.1:
; THUMB1-NEXT: movs r0, #3
; THUMB1-NEXT: .LBB12_2: @ %entry
; THUMB1-NEXT: bx lr
;
; THUMB2-LABEL: t13:
; THUMB2: @ %bb.0: @ %entry
; THUMB2-NEXT: cmp r0, #0
; THUMB2-NEXT: it ne
; THUMB2-NEXT: movne r0, #3
; THUMB2-NEXT: bx lr
;
; V8MBASE-LABEL: t13:
; V8MBASE: @ %bb.0: @ %entry
; V8MBASE-NEXT: cbz r0, .LBB12_2
; V8MBASE-NEXT: @ %bb.1:
; V8MBASE-NEXT: movs r0, #3
; V8MBASE-NEXT: .LBB12_2: @ %entry
; V8MBASE-NEXT: bx lr
entry:
%tobool = icmp ne i32 %a, 0
%lnot.ext = select i1 %tobool, i32 3, i32 0
ret i32 %lnot.ext
}
|