1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=powerpc64le-unknown-linux-gnu -global-isel -o - \
; RUN: -ppc-vsr-nums-as-vr -ppc-asm-full-reg-names < %s | FileCheck %s
;; Note that SETUEQ, SETOGE, SETOLE, SETONE, SETULT and SETUGT should be
;; expanded by DAG legalizer for floating-point types f32 and f64, so there are
;; no patterns defined in PPCInstrInfo.td file for these setcc patterns for now.
define i1 @fcmp_false(float %a, float %b) {
; CHECK-LABEL: fcmp_false:
; CHECK: # %bb.0:
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: blr
%cmp = fcmp false float %a, %b
ret i1 %cmp
}
define i1 @fcmp_oeq(float %a, float %b) {
; CHECK-LABEL: fcmp_oeq:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: iseleq r3, r4, r3
; CHECK-NEXT: blr
%cmp = fcmp oeq float %a, %b
ret i1 %cmp
}
define i1 @fcmp_ogt(float %a, float %b) {
; CHECK-LABEL: fcmp_ogt:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: iselgt r3, r4, r3
; CHECK-NEXT: blr
%cmp = fcmp ogt float %a, %b
ret i1 %cmp
}
define i1 @fcmp_olt(float %a, float %b) {
; CHECK-LABEL: fcmp_olt:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: isellt r3, r4, r3
; CHECK-NEXT: blr
%cmp = fcmp olt float %a, %b
ret i1 %cmp
}
define i1 @fcmp_ord(float %a, float %b) {
; CHECK-LABEL: fcmp_ord:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, un
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp ord float %a, %b
ret i1 %cmp
}
define i1 @fcmp_uge(float %a, float %b) {
; CHECK-LABEL: fcmp_uge:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, lt
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp uge float %a, %b
ret i1 %cmp
}
define i1 @fcmp_ule(float %a, float %b) {
; CHECK-LABEL: fcmp_ule:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, gt
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp ule float %a, %b
ret i1 %cmp
}
define i1 @fcmp_une(float %a, float %b) {
; CHECK-LABEL: fcmp_une:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, eq
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp une float %a, %b
ret i1 %cmp
}
define i1 @fcmp_uno(float %a, float %b) {
; CHECK-LABEL: fcmp_uno:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: isel r3, r4, r3, un
; CHECK-NEXT: blr
%cmp = fcmp uno float %a, %b
ret i1 %cmp
}
define i1 @fcmp_true(float %a, float %b) {
; CHECK-LABEL: fcmp_true:
; CHECK: # %bb.0:
; CHECK-NEXT: li r3, 1
; CHECK-NEXT: blr
%cmp = fcmp true float %a, %b
ret i1 %cmp
}
define i1 @fcmp_false_double(double %a, double %b) {
; CHECK-LABEL: fcmp_false_double:
; CHECK: # %bb.0:
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: blr
%cmp = fcmp false double %a, %b
ret i1 %cmp
}
define i1 @fcmp_oeq_double(double %a, double %b) {
; CHECK-LABEL: fcmp_oeq_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: iseleq r3, r4, r3
; CHECK-NEXT: blr
%cmp = fcmp oeq double %a, %b
ret i1 %cmp
}
define i1 @fcmp_ogt_double(double %a, double %b) {
; CHECK-LABEL: fcmp_ogt_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: iselgt r3, r4, r3
; CHECK-NEXT: blr
%cmp = fcmp ogt double %a, %b
ret i1 %cmp
}
define i1 @fcmp_olt_double(double %a, double %b) {
; CHECK-LABEL: fcmp_olt_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: isellt r3, r4, r3
; CHECK-NEXT: blr
%cmp = fcmp olt double %a, %b
ret i1 %cmp
}
define i1 @fcmp_ord_double(double %a, double %b) {
; CHECK-LABEL: fcmp_ord_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, un
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp ord double %a, %b
ret i1 %cmp
}
define i1 @fcmp_uge_double(double %a, double %b) {
; CHECK-LABEL: fcmp_uge_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, lt
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp uge double %a, %b
ret i1 %cmp
}
define i1 @fcmp_ule_double(double %a, double %b) {
; CHECK-LABEL: fcmp_ule_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, gt
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp ule double %a, %b
ret i1 %cmp
}
define i1 @fcmp_une_double(double %a, double %b) {
; CHECK-LABEL: fcmp_une_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: crnot 4*cr5+lt, eq
; CHECK-NEXT: isel r3, r4, r3, 4*cr5+lt
; CHECK-NEXT: blr
%cmp = fcmp une double %a, %b
ret i1 %cmp
}
define i1 @fcmp_uno_double(double %a, double %b) {
; CHECK-LABEL: fcmp_uno_double:
; CHECK: # %bb.0:
; CHECK-NEXT: fcmpu cr0, f1, f2
; CHECK-NEXT: li r3, 0
; CHECK-NEXT: li r4, 1
; CHECK-NEXT: isel r3, r4, r3, un
; CHECK-NEXT: blr
%cmp = fcmp uno double %a, %b
ret i1 %cmp
}
define i1 @fcmp_true_double(double %a, double %b) {
; CHECK-LABEL: fcmp_true_double:
; CHECK: # %bb.0:
; CHECK-NEXT: li r3, 1
; CHECK-NEXT: blr
%cmp = fcmp true double %a, %b
ret i1 %cmp
}
|