1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu \
; RUN: -mcpu=pwr10 -ppc-asm-full-reg-names -ppc-vsr-nums-as-vr < %s | \
; RUN: FileCheck %s
; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu \
; RUN: -mcpu=pwr10 -ppc-asm-full-reg-names -ppc-vsr-nums-as-vr < %s | \
; RUN: FileCheck %s
; RUN: llc -verify-machineinstrs -mtriple=powerpc64-ibm-aix-xcoff \
; RUN: -mcpu=pwr10 -ppc-asm-full-reg-names -ppc-vsr-nums-as-vr < %s | \
; RUN: FileCheck %s
; This test case aims to test the vector modulo instructions on Power10.
; The vector modulo instructions operate on signed and unsigned words
; and doublewords.
; The vector modulo instructions operate on signed and unsigned words,
; doublewords and 128-bit values.
define <1 x i128> @test_vmodsq(<1 x i128> %x, <1 x i128> %y) nounwind readnone {
; CHECK-LABEL: test_vmodsq:
; CHECK: # %bb.0:
; CHECK-NEXT: vmodsq v2, v2, v3
; CHECK-NEXT: blr
%tmp = srem <1 x i128> %x, %y
ret <1 x i128> %tmp
}
define <1 x i128> @test_vmoduq(<1 x i128> %x, <1 x i128> %y) nounwind readnone {
; CHECK-LABEL: test_vmoduq:
; CHECK: # %bb.0:
; CHECK-NEXT: vmoduq v2, v2, v3
; CHECK-NEXT: blr
%tmp = urem <1 x i128> %x, %y
ret <1 x i128> %tmp
}
define <2 x i64> @test_vmodud(<2 x i64> %a, <2 x i64> %b) {
; CHECK-LABEL: test_vmodud:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmodud v2, v2, v3
; CHECK-NEXT: blr
entry:
%rem = urem <2 x i64> %a, %b
ret <2 x i64> %rem
}
define <2 x i64> @test_vmodsd(<2 x i64> %a, <2 x i64> %b) {
; CHECK-LABEL: test_vmodsd:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmodsd v2, v2, v3
; CHECK-NEXT: blr
entry:
%rem = srem <2 x i64> %a, %b
ret <2 x i64> %rem
}
define <4 x i32> @test_vmoduw(<4 x i32> %a, <4 x i32> %b) {
; CHECK-LABEL: test_vmoduw:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmoduw v2, v2, v3
; CHECK-NEXT: blr
entry:
%rem = urem <4 x i32> %a, %b
ret <4 x i32> %rem
}
define <4 x i32> @test_vmodsw(<4 x i32> %a, <4 x i32> %b) {
; CHECK-LABEL: test_vmodsw:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmodsw v2, v2, v3
; CHECK-NEXT: blr
entry:
%rem = srem <4 x i32> %a, %b
ret <4 x i32> %rem
}
define <2 x i64> @test_vmodud_with_div(<2 x i64> %a, <2 x i64> %b) {
; CHECK-LABEL: test_vmodud_with_div:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmodud v4, v2, v3
; CHECK-NEXT: vdivud v2, v2, v3
; CHECK-NEXT: vaddudm v2, v4, v2
; CHECK-NEXT: blr
entry:
%rem = urem <2 x i64> %a, %b
%div = udiv <2 x i64> %a, %b
%add = add <2 x i64> %rem, %div
ret <2 x i64> %add
}
define <2 x i64> @test_vmodsd_with_div(<2 x i64> %a, <2 x i64> %b) {
; CHECK-LABEL: test_vmodsd_with_div:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmodsd v4, v2, v3
; CHECK-NEXT: vdivsd v2, v2, v3
; CHECK-NEXT: vaddudm v2, v4, v2
; CHECK-NEXT: blr
entry:
%rem = srem <2 x i64> %a, %b
%div = sdiv <2 x i64> %a, %b
%add = add <2 x i64> %rem, %div
ret <2 x i64> %add
}
define <4 x i32> @test_vmoduw_with_div(<4 x i32> %a, <4 x i32> %b) {
; CHECK-LABEL: test_vmoduw_with_div:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmoduw v4, v2, v3
; CHECK-NEXT: vdivuw v2, v2, v3
; CHECK-NEXT: vadduwm v2, v4, v2
; CHECK-NEXT: blr
entry:
%rem = urem <4 x i32> %a, %b
%div = udiv <4 x i32> %a, %b
%add = add <4 x i32> %rem, %div
ret <4 x i32> %add
}
define <4 x i32> @test_vmodsw_div(<4 x i32> %a, <4 x i32> %b) {
; CHECK-LABEL: test_vmodsw_div:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vmodsw v4, v2, v3
; CHECK-NEXT: vdivsw v2, v2, v3
; CHECK-NEXT: vadduwm v2, v4, v2
; CHECK-NEXT: blr
entry:
%rem = srem <4 x i32> %a, %b
%div = sdiv <4 x i32> %a, %b
%add = add <4 x i32> %rem, %div
ret <4 x i32> %add
}
|