File: aligned-altivec.ll

package info (click to toggle)
llvm-toolchain-16 1%3A16.0.6-15~deb12u1
  • links: PTS, VCS
  • area: main
  • in suites: bookworm
  • size: 1,634,792 kB
  • sloc: cpp: 6,179,261; ansic: 1,216,205; asm: 741,319; python: 196,614; objc: 75,325; f90: 49,640; lisp: 32,396; pascal: 12,286; sh: 9,394; perl: 7,442; ml: 5,494; awk: 3,523; makefile: 2,723; javascript: 1,206; xml: 886; fortran: 581; cs: 573
file content (123 lines) | stat: -rw-r--r-- 3,067 bytes parent folder | download | duplicates (12)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
; RUN: opt -S -passes=instcombine < %s | FileCheck %s
target datalayout = "E-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-f128:128:128-v128:128:128-n32:64"
target triple = "powerpc64-unknown-linux-gnu"

declare <4 x i32> @llvm.ppc.altivec.lvx(ptr) #1

define <4 x i32> @test1(ptr %h) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  %vl = call <4 x i32> @llvm.ppc.altivec.lvx(ptr %h1)

; CHECK-LABEL: @test1
; CHECK: @llvm.ppc.altivec.lvx
; CHECK: ret <4 x i32>

  %v0 = load <4 x i32>, ptr %h, align 8
  %a = add <4 x i32> %v0, %vl
  ret <4 x i32> %a
}

define <4 x i32> @test1a(ptr align 16 %h) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  %vl = call <4 x i32> @llvm.ppc.altivec.lvx(ptr %h1)

; CHECK-LABEL: @test1a
; CHECK-NOT: @llvm.ppc.altivec.lvx
; CHECK: ret <4 x i32>

  %v0 = load <4 x i32>, ptr %h, align 8
  %a = add <4 x i32> %v0, %vl
  ret <4 x i32> %a
}

declare void @llvm.ppc.altivec.stvx(<4 x i32>, ptr) #0

define <4 x i32> @test2(ptr %h, <4 x i32> %d) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  call void @llvm.ppc.altivec.stvx(<4 x i32> %d, ptr %h1)

  %v0 = load <4 x i32>, ptr %h, align 8
  ret <4 x i32> %v0

; CHECK-LABEL: @test2
; CHECK: @llvm.ppc.altivec.stvx
; CHECK: ret <4 x i32>
}

define <4 x i32> @test2a(ptr align 16 %h, <4 x i32> %d) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  call void @llvm.ppc.altivec.stvx(<4 x i32> %d, ptr %h1)

  %v0 = load <4 x i32>, ptr %h, align 8
  ret <4 x i32> %v0

; CHECK-LABEL: @test2
; CHECK-NOT: @llvm.ppc.altivec.stvx
; CHECK: ret <4 x i32>
}

declare <4 x i32> @llvm.ppc.altivec.lvxl(ptr) #1

define <4 x i32> @test1l(ptr %h) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  %vl = call <4 x i32> @llvm.ppc.altivec.lvxl(ptr %h1)

; CHECK-LABEL: @test1l
; CHECK: @llvm.ppc.altivec.lvxl
; CHECK: ret <4 x i32>

  %v0 = load <4 x i32>, ptr %h, align 8
  %a = add <4 x i32> %v0, %vl
  ret <4 x i32> %a
}

define <4 x i32> @test1la(ptr align 16 %h) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  %vl = call <4 x i32> @llvm.ppc.altivec.lvxl(ptr %h1)

; CHECK-LABEL: @test1la
; CHECK-NOT: @llvm.ppc.altivec.lvxl
; CHECK: ret <4 x i32>

  %v0 = load <4 x i32>, ptr %h, align 8
  %a = add <4 x i32> %v0, %vl
  ret <4 x i32> %a
}

declare void @llvm.ppc.altivec.stvxl(<4 x i32>, ptr) #0

define <4 x i32> @test2l(ptr %h, <4 x i32> %d) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  call void @llvm.ppc.altivec.stvxl(<4 x i32> %d, ptr %h1)

  %v0 = load <4 x i32>, ptr %h, align 8
  ret <4 x i32> %v0

; CHECK-LABEL: @test2l
; CHECK: @llvm.ppc.altivec.stvxl
; CHECK: ret <4 x i32>
}

define <4 x i32> @test2la(ptr align 16 %h, <4 x i32> %d) #0 {
entry:
  %h1 = getelementptr <4 x i32>, ptr %h, i64 1
  call void @llvm.ppc.altivec.stvxl(<4 x i32> %d, ptr %h1)

  %v0 = load <4 x i32>, ptr %h, align 8
  ret <4 x i32> %v0

; CHECK-LABEL: @test2l
; CHECK-NOT: @llvm.ppc.altivec.stvxl
; CHECK: ret <4 x i32>
}

attributes #0 = { nounwind }
attributes #1 = { nounwind readonly }