File: optimize-exec-mask-pre-ra-non-empty-but-used-interval.mir

package info (click to toggle)
llvm-toolchain-17 1%3A17.0.6-22
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,799,624 kB
  • sloc: cpp: 6,428,607; ansic: 1,383,196; asm: 793,408; python: 223,504; objc: 75,364; f90: 60,502; lisp: 33,869; pascal: 15,282; sh: 9,684; perl: 7,453; ml: 4,937; awk: 3,523; makefile: 2,889; javascript: 2,149; xml: 888; fortran: 619; cs: 573
file content (232 lines) | stat: -rw-r--r-- 6,625 bytes parent folder | download | duplicates (2)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
# RUN: llc -march=amdgcn -mcpu=gfx1100 -run-pass=si-optimize-exec-masking-pre-ra,greedy -verify-machineinstrs -o - %s

# This sample can trigger a "Non-empty but used interval" assert in regalloc if
# SIOptimizeExecMaskingPreRA does not update live intervals correctly.

---
name:            foo
tracksRegLiveness: true
body:             |
  bb.0:
    %0:sreg_32 = IMPLICIT_DEF
    %1:sreg_32_xm0_xexec = IMPLICIT_DEF
    %2:sreg_64_xexec = IMPLICIT_DEF
    %3:sgpr_32 = IMPLICIT_DEF
    %4:sreg_32_xexec_hi = IMPLICIT_DEF
    %5:sreg_32 = IMPLICIT_DEF
    %6:sreg_32 = IMPLICIT_DEF
    %7:sreg_32 = IMPLICIT_DEF
    %8:sreg_32 = IMPLICIT_DEF
    %9:sreg_32 = IMPLICIT_DEF
    %10:sreg_32 = IMPLICIT_DEF
    %11:sreg_32 = IMPLICIT_DEF
    %12:sreg_64_xexec = IMPLICIT_DEF
    %13:sreg_64_xexec = IMPLICIT_DEF
    %14:sreg_32 = IMPLICIT_DEF
    %15:sreg_32 = IMPLICIT_DEF
    %16:sreg_32 = IMPLICIT_DEF
    %17:sreg_32 = IMPLICIT_DEF
    %18:sgpr_32 = IMPLICIT_DEF
    $exec_lo = S_MOV_B32_term undef %9
    S_BRANCH %bb.2

  bb.1:
    $exec_lo = S_XOR_B32_term $exec_lo, undef %10, implicit-def $scc
    S_CBRANCH_EXECZ %bb.39, implicit $exec
    S_BRANCH %bb.32

  bb.2:
    S_CMP_EQ_U32 %15, undef %15, implicit-def $scc
    %19:sreg_32_xm0_xexec = S_CSELECT_B32 -1, 0, implicit killed undef $scc
    %20:sreg_32 = IMPLICIT_DEF
    dead $vcc_lo = COPY undef %20
    S_CBRANCH_VCCNZ %bb.3, implicit $vcc
    S_BRANCH %bb.3

  bb.3:
    dead $vcc_lo = S_AND_B32 $exec_lo, undef %19, implicit-def dead $scc
    S_CBRANCH_VCCNZ %bb.6, implicit $vcc
    S_BRANCH %bb.4

  bb.4:
    %21:vgpr_32 = V_CNDMASK_B32_e64 0, 0, 0, 1, %19, implicit $exec
    %22:sreg_32_xm0_xexec = V_CMP_NE_U32_e64 1, undef %21, implicit $exec
    dead $vcc_lo = S_AND_B32 $exec_lo, undef %22, implicit-def dead $scc
    S_CBRANCH_VCCNZ %bb.7, implicit $vcc
    S_BRANCH %bb.5

  bb.5:
    S_BRANCH %bb.7

  bb.6:
    $vcc_lo = COPY %20
    %18:sgpr_32 = COPY %18
    S_CBRANCH_VCCNZ %bb.1, implicit killed $vcc
    S_BRANCH %bb.2

  bb.7:
    %23:sreg_32 = S_AND_B32 undef %20, %9, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %23
    S_CBRANCH_EXECZ %bb.10, implicit $exec
    S_BRANCH %bb.9

  bb.8:
    %24:vgpr_32 = GLOBAL_LOAD_DWORD_SADDR %13, undef %21, 0, 0, implicit $exec
    S_BRANCH %bb.28

  bb.9:
    S_BRANCH %bb.11

  bb.10:
    $exec_lo = S_XOR_B32_term $exec_lo, %23, implicit-def $scc
    S_CBRANCH_EXECZ %bb.31, implicit $exec
    S_BRANCH %bb.8

  bb.11:
    %25:vgpr_32 = GLOBAL_LOAD_DWORD_SADDR %2, undef %21, 0, 0, implicit $exec
    $exec_lo = S_MOV_B32_term undef %23
    S_CBRANCH_EXECZ %bb.12, implicit $exec
    S_BRANCH %bb.14

  bb.12:
    $exec_lo = S_XOR_B32_term $exec_lo, undef %23, implicit-def $scc
    S_CBRANCH_EXECZ %bb.15, implicit $exec
    S_BRANCH %bb.13

  bb.13:
    $exec_lo = S_MOV_B32_term undef %23
    S_CBRANCH_EXECZ %bb.15, implicit $exec
    S_BRANCH %bb.15

  bb.14:
    %26:vgpr_32 = V_BFI_B32_e64 2147483647, %3, undef %25, implicit $exec
    %27:vgpr_32 = V_CNDMASK_B32_e64 0, undef %26, 0, 2143289344, %1, implicit $exec
    dead %28:vgpr_32, %29:sreg_32_xm0_xexec = V_ADD_CO_U32_e64 %12.sub0, undef %27, 0, implicit $exec
    %30:vgpr_32, dead %31:sreg_32_xm0_xexec = V_ADDC_U32_e64 %12.sub1, undef %27, undef %22, 0, implicit $exec
    SCRATCH_STORE_DWORD_SADDR undef %27, %4, 0, 0, implicit $exec, implicit $flat_scr
    S_BRANCH %bb.12

  bb.15:
    %32:sreg_32 = IMPLICIT_DEF
    $exec_lo = S_MOV_B32_term undef %32
    S_CBRANCH_EXECZ %bb.17, implicit $exec
    S_BRANCH %bb.16

  bb.16:
    %33:sreg_32 = S_AND_B32 undef %32, %16, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %33
    S_CBRANCH_EXECZ %bb.17, implicit $exec
    S_BRANCH %bb.17

  bb.17:
    $exec_lo = S_XOR_B32_term $exec_lo, undef %32, implicit-def $scc
    S_CBRANCH_EXECZ %bb.30, implicit $exec
    S_BRANCH %bb.18

  bb.18:
    %34:sreg_32 = IMPLICIT_DEF
    %35:sreg_32 = S_AND_B32 undef %34, %17, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %35
    S_CBRANCH_EXECZ %bb.20, implicit $exec
    S_BRANCH %bb.19

  bb.19:
    dead %36:vgpr_32, $sgpr_null = V_ADD_CO_U32_e64 %14, undef %25, 0, implicit $exec
    %37:sreg_32 = IMPLICIT_DEF
    S_BRANCH %bb.21

  bb.20:
    $exec_lo = S_OR_B32 $exec_lo, %34, implicit-def $scc
    S_BRANCH %bb.30

  bb.21:
    %38:sreg_32 = IMPLICIT_DEF
    $exec_lo = S_MOV_B32_term undef %38
    S_CBRANCH_EXECZ %bb.23, implicit $exec
    S_BRANCH %bb.22

  bb.22:
    S_BRANCH %bb.24

  bb.23:
    S_BRANCH %bb.26

  bb.24:
    %39:sreg_32 = S_AND_B32 undef %38, %11, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %39
    S_CBRANCH_EXECZ %bb.38, implicit $exec
    S_BRANCH %bb.25

  bb.25:
    %40:sreg_32 = S_AND_B32 %5, $exec_lo, implicit-def dead $scc
    S_BRANCH %bb.38

  bb.26:
    %37:sreg_32 = S_OR_B32 %38, %37, implicit-def $scc
    $exec_lo = S_ANDN2_B32_term $exec_lo, undef %37, implicit-def $scc
    S_CBRANCH_EXECNZ %bb.21, implicit $exec
    S_BRANCH %bb.27

  bb.27:
    %41:sreg_32 = S_OR_B32 undef %37, %35, implicit-def $scc
    $exec_lo = S_ANDN2_B32_term $exec_lo, undef %35, implicit-def $scc
    S_CBRANCH_EXECNZ %bb.21, implicit $exec
    S_BRANCH %bb.20

  bb.28:
    dead $vcc_lo = S_AND_B32 $exec_lo, %22, implicit-def dead $scc
    S_CBRANCH_VCCNZ %bb.29, implicit $vcc
    S_BRANCH %bb.29

  bb.29:
    $exec_lo = S_ANDN2_B32_term $exec_lo, undef %23, implicit-def $scc
    S_CBRANCH_EXECNZ %bb.28, implicit $exec
    S_BRANCH %bb.31

  bb.30:
    $exec_lo = S_OR_B32 $exec_lo, %32, implicit-def $scc
    S_BRANCH %bb.10

  bb.31:
    %42:sreg_32_xm0_xexec = V_CMP_NE_U32_e64 undef %23, %21, implicit $exec
    $vcc_lo = S_AND_B32 $exec_lo, undef %42, implicit-def dead $scc
    S_CBRANCH_VCCZ %bb.6, implicit killed $vcc

  bb.32:
    %43:sreg_32 = S_AND_B32 %10, %8, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %43
    S_CBRANCH_EXECZ %bb.37, implicit $exec
    S_BRANCH %bb.33

  bb.33:
    %44:sreg_32 = S_AND_B32 undef %43, %0, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %44
    S_CBRANCH_EXECZ %bb.37, implicit $exec
    S_BRANCH %bb.34

  bb.34:
    %45:sreg_32 = S_AND_B32 undef %44, %6, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %45
    S_CBRANCH_EXECZ %bb.37, implicit $exec
    S_BRANCH %bb.35

  bb.35:
    %46:sreg_32 = S_AND_B32 undef %45, %7, implicit-def dead $scc
    $exec_lo = S_MOV_B32_term undef %46
    S_CBRANCH_EXECZ %bb.36, implicit $exec
    S_BRANCH %bb.37

  bb.36:
    S_BRANCH %bb.37

  bb.37:
    dead $vcc_lo = COPY undef %47:sreg_32
    S_BRANCH %bb.39

  bb.38:
    S_BRANCH %bb.26

  bb.39:
    SI_RETURN

...