1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=x86_64-- | FileCheck %s
define <64 x i4> @pr62653(<64 x i4> %a0) nounwind {
; CHECK-LABEL: pr62653:
; CHECK: # %bb.0:
; CHECK-NEXT: # kill: def $r9d killed $r9d def $r9
; CHECK-NEXT: # kill: def $r8d killed $r8d def $r8
; CHECK-NEXT: # kill: def $ecx killed $ecx def $rcx
; CHECK-NEXT: # kill: def $edx killed $edx def $rdx
; CHECK-NEXT: # kill: def $esi killed $esi def $rsi
; CHECK-NEXT: movq %rdi, %rax
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edi
; CHECK-NEXT: andl $15, %edi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r10d
; CHECK-NEXT: andl $15, %r10d
; CHECK-NEXT: shlq $4, %r10
; CHECK-NEXT: orq %rdi, %r10
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edi
; CHECK-NEXT: andl $15, %edi
; CHECK-NEXT: shlq $8, %rdi
; CHECK-NEXT: orq %r10, %rdi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r10d
; CHECK-NEXT: andl $15, %r10d
; CHECK-NEXT: shlq $12, %r10
; CHECK-NEXT: orq %rdi, %r10
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r11d
; CHECK-NEXT: andl $15, %r11d
; CHECK-NEXT: shlq $16, %r11
; CHECK-NEXT: orq %r10, %r11
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edi
; CHECK-NEXT: andl $15, %edi
; CHECK-NEXT: shlq $20, %rdi
; CHECK-NEXT: orq %r11, %rdi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r10d
; CHECK-NEXT: andl $15, %r10d
; CHECK-NEXT: shlq $24, %r10
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r11d
; CHECK-NEXT: andl $15, %r11d
; CHECK-NEXT: shlq $28, %r11
; CHECK-NEXT: orq %r10, %r11
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r10d
; CHECK-NEXT: andl $15, %r10d
; CHECK-NEXT: shlq $32, %r10
; CHECK-NEXT: orq %r11, %r10
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r11d
; CHECK-NEXT: andl $15, %r11d
; CHECK-NEXT: shlq $36, %r11
; CHECK-NEXT: orq %r10, %r11
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r10d
; CHECK-NEXT: andl $15, %r10d
; CHECK-NEXT: shlq $40, %r10
; CHECK-NEXT: orq %r11, %r10
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r11d
; CHECK-NEXT: andl $15, %r11d
; CHECK-NEXT: shlq $44, %r11
; CHECK-NEXT: orq %r10, %r11
; CHECK-NEXT: orq %rdi, %r11
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edi
; CHECK-NEXT: andl $15, %edi
; CHECK-NEXT: shlq $48, %rdi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %r10d
; CHECK-NEXT: andl $15, %r10d
; CHECK-NEXT: shlq $52, %r10
; CHECK-NEXT: orq %rdi, %r10
; CHECK-NEXT: orq %r11, %r10
; CHECK-NEXT: movq %r10, 8(%rax)
; CHECK-NEXT: andl $15, %esi
; CHECK-NEXT: andl $15, %edx
; CHECK-NEXT: shlq $4, %rdx
; CHECK-NEXT: orq %rsi, %rdx
; CHECK-NEXT: andl $15, %ecx
; CHECK-NEXT: shlq $8, %rcx
; CHECK-NEXT: orq %rdx, %rcx
; CHECK-NEXT: andl $15, %r8d
; CHECK-NEXT: shlq $12, %r8
; CHECK-NEXT: orq %rcx, %r8
; CHECK-NEXT: andl $15, %r9d
; CHECK-NEXT: shlq $16, %r9
; CHECK-NEXT: orq %r8, %r9
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %ecx
; CHECK-NEXT: andl $15, %ecx
; CHECK-NEXT: shlq $20, %rcx
; CHECK-NEXT: orq %r9, %rcx
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %esi
; CHECK-NEXT: andl $15, %esi
; CHECK-NEXT: shlq $24, %rsi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edx
; CHECK-NEXT: andl $15, %edx
; CHECK-NEXT: shlq $28, %rdx
; CHECK-NEXT: orq %rsi, %rdx
; CHECK-NEXT: orq %rcx, %rdx
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %ecx
; CHECK-NEXT: andl $15, %ecx
; CHECK-NEXT: shlq $32, %rcx
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %esi
; CHECK-NEXT: andl $15, %esi
; CHECK-NEXT: shlq $36, %rsi
; CHECK-NEXT: orq %rcx, %rsi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %ecx
; CHECK-NEXT: andl $15, %ecx
; CHECK-NEXT: shlq $40, %rcx
; CHECK-NEXT: orq %rsi, %rcx
; CHECK-NEXT: orq %rdx, %rcx
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edx
; CHECK-NEXT: andl $15, %edx
; CHECK-NEXT: shlq $44, %rdx
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %esi
; CHECK-NEXT: andl $15, %esi
; CHECK-NEXT: shlq $48, %rsi
; CHECK-NEXT: orq %rdx, %rsi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %edx
; CHECK-NEXT: andl $15, %edx
; CHECK-NEXT: shlq $52, %rdx
; CHECK-NEXT: orq %rsi, %rdx
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %esi
; CHECK-NEXT: andl $15, %esi
; CHECK-NEXT: shlq $56, %rsi
; CHECK-NEXT: orq %rdx, %rsi
; CHECK-NEXT: orq %rcx, %rsi
; CHECK-NEXT: movzbl {{[0-9]+}}(%rsp), %ecx
; CHECK-NEXT: shlq $60, %rcx
; CHECK-NEXT: orq %rsi, %rcx
; CHECK-NEXT: movq %rcx, (%rax)
; CHECK-NEXT: retq
%res = shufflevector <64 x i4> %a0, <64 x i4> zeroinitializer, <64 x i32> <i32 0, i32 1, i32 2, i32 3, i32 4, i32 5, i32 6, i32 7, i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15, i32 16, i32 17, i32 18, i32 19, i32 20, i32 21, i32 22, i32 23, i32 24, i32 25, i32 26, i32 27, i32 28, i32 29, i32 64, i32 65, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison, i32 poison>
ret <64 x i4> %res
}
|