File: vec_no-common-bits.ll

package info (click to toggle)
llvm-toolchain-17 1%3A17.0.6-22
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,799,624 kB
  • sloc: cpp: 6,428,607; ansic: 1,383,196; asm: 793,408; python: 223,504; objc: 75,364; f90: 60,502; lisp: 33,869; pascal: 15,282; sh: 9,684; perl: 7,453; ml: 4,937; awk: 3,523; makefile: 2,889; javascript: 2,149; xml: 888; fortran: 619; cs: 573
file content (117 lines) | stat: -rw-r--r-- 3,898 bytes parent folder | download | duplicates (16)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=x86_64-unknown -mattr=+sse2 | FileCheck %s --check-prefixes=CHECK

; In the following patterns, lhs and rhs of the or instruction have no common bits.
; Therefore, "add" and "or" instructions are equal.

define <2 x i32> @or_and_and_rhs_neg_vec_i32(<2 x i32> %x, <2 x i32> %y, <2 x i32> %z) {
; CHECK-LABEL: or_and_and_rhs_neg_vec_i32:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %and1 = and <2 x i32> %z, %y
  %xor = xor <2 x i32> %y, <i32 -1, i32 -1>
  %and2 = and <2 x i32> %x, %xor
  %or = or <2 x i32> %and1, %and2
  %add = add <2 x i32> %and1, %and2
  %sub = sub <2 x i32> %or, %add
  ret <2 x i32> %sub
}

define <2 x i32> @or_and_and_lhs_neg_vec_i32(<2 x i32> %x, <2 x i32> %y, <2 x i32> %z) {
; CHECK-LABEL: or_and_and_lhs_neg_vec_i32:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %and1 = and <2 x i32> %z, %y
  %xor = xor <2 x i32> %y, <i32 -1, i32 -1>
  %and2 = and <2 x i32> %xor, %x
  %or = or <2 x i32> %and1, %and2
  %add = add <2 x i32> %and1, %and2
  %sub = sub <2 x i32> %or, %add
  ret <2 x i32> %sub
}

define <2 x i32> @or_and_rhs_neg_and_vec_i32(<2 x i32> %x, <2 x i32> %y, <2 x i32> %z) {
; CHECK-LABEL: or_and_rhs_neg_and_vec_i32:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %xor = xor <2 x i32> %y, <i32 -1, i32 -1>
  %and1 = and <2 x i32> %z, %xor
  %and2 = and <2 x i32> %x, %y
  %or = or <2 x i32> %and1, %and2
  %add = add <2 x i32> %and1, %and2
  %sub = sub <2 x i32> %or, %add
  ret <2 x i32> %sub
}

define <2 x i32> @or_and_lhs_neg_and_vec_i32(<2 x i32> %x, <2 x i32> %y, <2 x i32> %z) {
; CHECK-LABEL: or_and_lhs_neg_and_vec_i32:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %xor = xor <2 x i32> %y, <i32 -1, i32 -1>
  %and1 = and <2 x i32> %xor, %z
  %and2 = and <2 x i32> %x, %y
  %or = or <2 x i32> %and1, %and2
  %add = add <2 x i32> %and1, %and2
  %sub = sub <2 x i32> %or, %add
  ret <2 x i32> %sub
}

define <2 x i64> @or_and_and_rhs_neg_vec_i64(<2 x i64> %x, <2 x i64> %y, <2 x i64> %z) {
; CHECK-LABEL: or_and_and_rhs_neg_vec_i64:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %and1 = and <2 x i64> %z, %y
  %xor = xor <2 x i64> %y, <i64 -1, i64 -1>
  %and2 = and <2 x i64> %x, %xor
  %or = or <2 x i64> %and1, %and2
  %add = add <2 x i64> %and1, %and2
  %sub = sub <2 x i64> %or, %add
  ret <2 x i64> %sub
}

define <2 x i64> @or_and_and_lhs_neg_vec_i64(<2 x i64> %x, <2 x i64> %y, <2 x i64> %z) {
; CHECK-LABEL: or_and_and_lhs_neg_vec_i64:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %and1 = and <2 x i64> %z, %y
  %xor = xor <2 x i64> %y, <i64 -1, i64 -1>
  %and2 = and <2 x i64> %xor, %x
  %or = or <2 x i64> %and1, %and2
  %add = add <2 x i64> %and1, %and2
  %sub = sub <2 x i64> %or, %add
  ret <2 x i64> %sub
}

define <2 x i64> @or_and_rhs_neg_and_vec_i64(<2 x i64> %x, <2 x i64> %y, <2 x i64> %z) {
; CHECK-LABEL: or_and_rhs_neg_and_vec_i64:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %xor = xor <2 x i64> %y, <i64 -1, i64 -1>
  %and1 = and <2 x i64> %z, %xor
  %and2 = and <2 x i64> %x, %y
  %or = or <2 x i64> %and1, %and2
  %add = add <2 x i64> %and1, %and2
  %sub = sub <2 x i64> %or, %add
  ret <2 x i64> %sub
}

define <2 x i64> @or_and_lhs_neg_and_vec_i64(<2 x i64> %x, <2 x i64> %y, <2 x i64> %z) {
; CHECK-LABEL: or_and_lhs_neg_and_vec_i64:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %xor = xor <2 x i64> %y, <i64 -1, i64 -1>
  %and1 = and <2 x i64> %xor, %z
  %and2 = and <2 x i64> %x, %y
  %or = or <2 x i64> %and1, %and2
  %add = add <2 x i64> %and1, %and2
  %sub = sub <2 x i64> %or, %add
  ret <2 x i64> %sub
}