File: print-supported-extensions-arm.c

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (30 lines) | stat: -rw-r--r-- 2,139 bytes parent folder | download | duplicates (5)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
// REQUIRES: arm-registered-target
// RUN: %clang --target=arm-linux-gnu --print-supported-extensions | FileCheck --strict-whitespace --implicit-check-not=FEAT_ %s

// CHECK: All available -march extensions for ARM
// CHECK-EMPTY:
// CHECK-NEXT:     Name                Description
// CHECK-NEXT:     crc                 Enable support for CRC instructions
// CHECK-NEXT:     crypto              Enable support for Cryptography extensions
// CHECK-NEXT:     sha2                Enable SHA1 and SHA256 support
// CHECK-NEXT:     aes                 Enable AES support
// CHECK-NEXT:     dotprod             Enable support for dot product instructions
// CHECK-NEXT:     dsp                 Supports DSP instructions in ARM and/or Thumb2
// CHECK-NEXT:     mve                 Support M-Class Vector Extension with integer ops
// CHECK-NEXT:     mve.fp              Support M-Class Vector Extension with integer and floating ops
// CHECK-NEXT:     fp16                Enable half-precision floating point
// CHECK-NEXT:     ras                 Enable Reliability, Availability and Serviceability extensions
// CHECK-NEXT:     fp16fml             Enable full half-precision floating point fml instructions
// CHECK-NEXT:     bf16                Enable support for BFloat16 instructions
// CHECK-NEXT:     sb                  Enable v8.5a Speculation Barrier
// CHECK-NEXT:     i8mm                Enable Matrix Multiply Int8 Extension
// CHECK-NEXT:     lob                 Enable Low Overhead Branch extensions
// CHECK-NEXT:     cdecp0              Coprocessor 0 ISA is CDEv1
// CHECK-NEXT:     cdecp1              Coprocessor 1 ISA is CDEv1
// CHECK-NEXT:     cdecp2              Coprocessor 2 ISA is CDEv1
// CHECK-NEXT:     cdecp3              Coprocessor 3 ISA is CDEv1
// CHECK-NEXT:     cdecp4              Coprocessor 4 ISA is CDEv1
// CHECK-NEXT:     cdecp5              Coprocessor 5 ISA is CDEv1
// CHECK-NEXT:     cdecp6              Coprocessor 6 ISA is CDEv1
// CHECK-NEXT:     cdecp7              Coprocessor 7 ISA is CDEv1
// CHECK-NEXT:     pacbti              Enable Pointer Authentication and Branch Target Identification